xref: /OK3568_Linux_fs/u-boot/board/freescale/mx53evk/mx53evk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2010 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/iomux-mx53.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
16*4882a593Smuzhiyun #include <netdev.h>
17*4882a593Smuzhiyun #include <i2c.h>
18*4882a593Smuzhiyun #include <mmc.h>
19*4882a593Smuzhiyun #include <fsl_esdhc.h>
20*4882a593Smuzhiyun #include <power/pmic.h>
21*4882a593Smuzhiyun #include <fsl_pmic.h>
22*4882a593Smuzhiyun #include <asm/gpio.h>
23*4882a593Smuzhiyun #include <mc13892.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun 
dram_init(void)27*4882a593Smuzhiyun int dram_init(void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	/* dram_init must store complete ramsize in gd->ram_size */
30*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
31*4882a593Smuzhiyun 				PHYS_SDRAM_1_SIZE);
32*4882a593Smuzhiyun 	return 0;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define UART_PAD_CTRL	(PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
36*4882a593Smuzhiyun 			 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
37*4882a593Smuzhiyun 
setup_iomux_uart(void)38*4882a593Smuzhiyun static void setup_iomux_uart(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	static const iomux_v3_cfg_t uart_pads[] = {
41*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
42*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
43*4882a593Smuzhiyun 	};
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define I2C_PAD_CTRL	(PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
49*4882a593Smuzhiyun 			 PAD_CTL_HYS | PAD_CTL_ODE)
50*4882a593Smuzhiyun 
setup_i2c(unsigned int port_number)51*4882a593Smuzhiyun static void setup_i2c(unsigned int port_number)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	static const iomux_v3_cfg_t i2c1_pads[] = {
54*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
55*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
56*4882a593Smuzhiyun 	};
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	static const iomux_v3_cfg_t i2c2_pads[] = {
59*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_KEY_ROW3__I2C2_SDA, I2C_PAD_CTRL),
60*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_KEY_COL3__I2C2_SCL, I2C_PAD_CTRL),
61*4882a593Smuzhiyun 	};
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	switch (port_number) {
64*4882a593Smuzhiyun 	case 0:
65*4882a593Smuzhiyun 		imx_iomux_v3_setup_multiple_pads(i2c1_pads,
66*4882a593Smuzhiyun 							ARRAY_SIZE(i2c1_pads));
67*4882a593Smuzhiyun 		break;
68*4882a593Smuzhiyun 	case 1:
69*4882a593Smuzhiyun 		imx_iomux_v3_setup_multiple_pads(i2c2_pads,
70*4882a593Smuzhiyun 							ARRAY_SIZE(i2c2_pads));
71*4882a593Smuzhiyun 		break;
72*4882a593Smuzhiyun 	default:
73*4882a593Smuzhiyun 		printf("Warning: Wrong I2C port number\n");
74*4882a593Smuzhiyun 		break;
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
power_init(void)78*4882a593Smuzhiyun void power_init(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	unsigned int val;
81*4882a593Smuzhiyun 	struct pmic *p;
82*4882a593Smuzhiyun 	int ret;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	ret = pmic_init(I2C_0);
85*4882a593Smuzhiyun 	if (ret)
86*4882a593Smuzhiyun 		return;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	p = pmic_get("FSL_PMIC");
89*4882a593Smuzhiyun 	if (!p)
90*4882a593Smuzhiyun 		return;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* Set VDDA to 1.25V */
93*4882a593Smuzhiyun 	pmic_reg_read(p, REG_SW_2, &val);
94*4882a593Smuzhiyun 	val &= ~SWX_OUT_MASK;
95*4882a593Smuzhiyun 	val |= SWX_OUT_1_25;
96*4882a593Smuzhiyun 	pmic_reg_write(p, REG_SW_2, val);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/*
99*4882a593Smuzhiyun 	 * Need increase VCC and VDDA to 1.3V
100*4882a593Smuzhiyun 	 * according to MX53 IC TO2 datasheet.
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 	if (is_soc_rev(CHIP_REV_2_0) == 0) {
103*4882a593Smuzhiyun 		/* Set VCC to 1.3V for TO2 */
104*4882a593Smuzhiyun 		pmic_reg_read(p, REG_SW_1, &val);
105*4882a593Smuzhiyun 		val &= ~SWX_OUT_MASK;
106*4882a593Smuzhiyun 		val |= SWX_OUT_1_30;
107*4882a593Smuzhiyun 		pmic_reg_write(p, REG_SW_1, val);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		/* Set VDDA to 1.3V for TO2 */
110*4882a593Smuzhiyun 		pmic_reg_read(p, REG_SW_2, &val);
111*4882a593Smuzhiyun 		val &= ~SWX_OUT_MASK;
112*4882a593Smuzhiyun 		val |= SWX_OUT_1_30;
113*4882a593Smuzhiyun 		pmic_reg_write(p, REG_SW_2, val);
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
setup_iomux_fec(void)117*4882a593Smuzhiyun static void setup_iomux_fec(void)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	static const iomux_v3_cfg_t fec_pads[] = {
120*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
121*4882a593Smuzhiyun 			PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
122*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
123*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
124*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
125*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
126*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
127*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
128*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
129*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
130*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
131*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
132*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
133*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
134*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
135*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
136*4882a593Smuzhiyun 	};
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
142*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[2] = {
143*4882a593Smuzhiyun 	{MMC_SDHC1_BASE_ADDR},
144*4882a593Smuzhiyun 	{MMC_SDHC3_BASE_ADDR},
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)147*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
150*4882a593Smuzhiyun 	int ret;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
153*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(3, 11));
154*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
155*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(3, 13));
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
158*4882a593Smuzhiyun 		ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
159*4882a593Smuzhiyun 	else
160*4882a593Smuzhiyun 		ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return ret;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define SD_CMD_PAD_CTRL		(PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
166*4882a593Smuzhiyun 				 PAD_CTL_PUS_100K_UP)
167*4882a593Smuzhiyun #define SD_PAD_CTRL		(PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
168*4882a593Smuzhiyun 				 PAD_CTL_DSE_HIGH)
169*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)170*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	static const iomux_v3_cfg_t sd1_pads[] = {
173*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
174*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
175*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
176*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
177*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
178*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
179*4882a593Smuzhiyun 		MX53_PAD_EIM_DA13__GPIO3_13,
180*4882a593Smuzhiyun 	};
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	static const iomux_v3_cfg_t sd2_pads[] = {
183*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
184*4882a593Smuzhiyun 				SD_CMD_PAD_CTRL),
185*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
186*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
187*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
188*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
189*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
190*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
191*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
192*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
193*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
194*4882a593Smuzhiyun 		MX53_PAD_EIM_DA11__GPIO3_11,
195*4882a593Smuzhiyun 	};
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	u32 index;
198*4882a593Smuzhiyun 	int ret;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
201*4882a593Smuzhiyun 	esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
204*4882a593Smuzhiyun 		switch (index) {
205*4882a593Smuzhiyun 		case 0:
206*4882a593Smuzhiyun 			imx_iomux_v3_setup_multiple_pads(sd1_pads,
207*4882a593Smuzhiyun 							 ARRAY_SIZE(sd1_pads));
208*4882a593Smuzhiyun 			break;
209*4882a593Smuzhiyun 		case 1:
210*4882a593Smuzhiyun 			imx_iomux_v3_setup_multiple_pads(sd2_pads,
211*4882a593Smuzhiyun 							 ARRAY_SIZE(sd2_pads));
212*4882a593Smuzhiyun 			break;
213*4882a593Smuzhiyun 		default:
214*4882a593Smuzhiyun 			printf("Warning: you configured more ESDHC controller"
215*4882a593Smuzhiyun 				"(%d) as supported by the board(2)\n",
216*4882a593Smuzhiyun 				CONFIG_SYS_FSL_ESDHC_NUM);
217*4882a593Smuzhiyun 			return -EINVAL;
218*4882a593Smuzhiyun 		}
219*4882a593Smuzhiyun 		ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
220*4882a593Smuzhiyun 		if (ret)
221*4882a593Smuzhiyun 			return ret;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun 
board_early_init_f(void)228*4882a593Smuzhiyun int board_early_init_f(void)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	setup_iomux_uart();
231*4882a593Smuzhiyun 	setup_iomux_fec();
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
board_init(void)236*4882a593Smuzhiyun int board_init(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	/* address of boot parameters */
239*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
245*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
246*4882a593Smuzhiyun 	/* 4 bit bus width */
247*4882a593Smuzhiyun 	{"mmc0",	MAKE_CFGVAL(0x40, 0x20, 0x00, 0x12)},
248*4882a593Smuzhiyun 	{"mmc1",	MAKE_CFGVAL(0x40, 0x20, 0x08, 0x12)},
249*4882a593Smuzhiyun 	{NULL,		0},
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun #endif
252*4882a593Smuzhiyun 
board_late_init(void)253*4882a593Smuzhiyun int board_late_init(void)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	setup_i2c(1);
256*4882a593Smuzhiyun 	power_init();
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
259*4882a593Smuzhiyun 	add_board_boot_modes(board_boot_modes);
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
checkboard(void)264*4882a593Smuzhiyun int checkboard(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	puts("Board: MX53EVK\n");
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270