1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/iomux-mx53.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <netdev.h>
16*4882a593Smuzhiyun #include <mmc.h>
17*4882a593Smuzhiyun #include <fsl_esdhc.h>
18*4882a593Smuzhiyun #include <asm/gpio.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define ETHERNET_INT IMX_GPIO_NR(2, 31)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun
dram_init(void)24*4882a593Smuzhiyun int dram_init(void)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun u32 size1, size2;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
29*4882a593Smuzhiyun size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun gd->ram_size = size1 + size2;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun return 0;
34*4882a593Smuzhiyun }
dram_init_banksize(void)35*4882a593Smuzhiyun int dram_init_banksize(void)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
38*4882a593Smuzhiyun gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
41*4882a593Smuzhiyun gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return 0;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXC
setup_iomux_nand(void)47*4882a593Smuzhiyun static void setup_iomux_nand(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun static const iomux_v3_cfg_t nand_pads[] = {
50*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0,
51*4882a593Smuzhiyun PAD_CTL_DSE_HIGH),
52*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_CS1__EMI_NANDF_CS_1,
53*4882a593Smuzhiyun PAD_CTL_DSE_HIGH),
54*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0,
55*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP),
56*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_CLE__EMI_NANDF_CLE,
57*4882a593Smuzhiyun PAD_CTL_DSE_HIGH),
58*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_ALE__EMI_NANDF_ALE,
59*4882a593Smuzhiyun PAD_CTL_DSE_HIGH),
60*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B,
61*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP),
62*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B,
63*4882a593Smuzhiyun PAD_CTL_DSE_HIGH),
64*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B,
65*4882a593Smuzhiyun PAD_CTL_DSE_HIGH),
66*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0,
67*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
68*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1,
69*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
70*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2,
71*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
72*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3,
73*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
74*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4,
75*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
76*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5,
77*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
78*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6,
79*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
80*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA7__EMI_NAND_WEIM_DA_7,
81*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun u32 i, reg;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun reg = __raw_readl(M4IF_BASE_ADDR + 0xc);
87*4882a593Smuzhiyun reg &= ~M4IF_GENP_WEIM_MM_MASK;
88*4882a593Smuzhiyun __raw_writel(reg, M4IF_BASE_ADDR + 0xc);
89*4882a593Smuzhiyun for (i = 0x4; i < 0x94; i += 0x18) {
90*4882a593Smuzhiyun reg = __raw_readl(WEIM_BASE_ADDR + i);
91*4882a593Smuzhiyun reg &= ~WEIM_GCR2_MUX16_BYP_GRANT_MASK;
92*4882a593Smuzhiyun __raw_writel(reg, WEIM_BASE_ADDR + i);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun #else
setup_iomux_nand(void)98*4882a593Smuzhiyun static void setup_iomux_nand(void)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun #endif
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
104*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
105*4882a593Smuzhiyun
setup_iomux_uart(void)106*4882a593Smuzhiyun static void setup_iomux_uart(void)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun static const iomux_v3_cfg_t uart_pads[] = {
109*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DMACK__UART1_RXD_MUX, UART_PAD_CTRL),
110*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DIOW__UART1_TXD_MUX, UART_PAD_CTRL),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
117*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[2] = {
118*4882a593Smuzhiyun {MMC_SDHC1_BASE_ADDR},
119*4882a593Smuzhiyun {MMC_SDHC2_BASE_ADDR},
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)122*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
125*4882a593Smuzhiyun int ret;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX53_PAD_GPIO_1__GPIO1_1);
128*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(1, 1));
129*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX53_PAD_GPIO_4__GPIO1_4);
130*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(1, 4));
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
133*4882a593Smuzhiyun ret = !gpio_get_value(IMX_GPIO_NR(1, 1));
134*4882a593Smuzhiyun else
135*4882a593Smuzhiyun ret = !gpio_get_value(IMX_GPIO_NR(1, 4));
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return ret;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
141*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP)
142*4882a593Smuzhiyun #define SD_CLK_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_DSE_HIGH)
143*4882a593Smuzhiyun #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
144*4882a593Smuzhiyun PAD_CTL_DSE_HIGH)
145*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)146*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun static const iomux_v3_cfg_t sd1_pads[] = {
149*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
150*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_CLK_PAD_CTRL),
151*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
152*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
153*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
154*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static const iomux_v3_cfg_t sd2_pads[] = {
158*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_CMD__ESDHC2_CMD, SD_CMD_PAD_CTRL),
159*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_CLK__ESDHC2_CLK, SD_CLK_PAD_CTRL),
160*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_DATA0__ESDHC2_DAT0, SD_PAD_CTRL),
161*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_DATA1__ESDHC2_DAT1, SD_PAD_CTRL),
162*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_DATA2__ESDHC2_DAT2, SD_PAD_CTRL),
163*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_SD2_DATA3__ESDHC2_DAT3, SD_PAD_CTRL),
164*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA12__ESDHC2_DAT4, SD_PAD_CTRL),
165*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA13__ESDHC2_DAT5, SD_PAD_CTRL),
166*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA14__ESDHC2_DAT6, SD_PAD_CTRL),
167*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_PATA_DATA15__ESDHC2_DAT7, SD_PAD_CTRL),
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun u32 index;
171*4882a593Smuzhiyun int ret;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
174*4882a593Smuzhiyun esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
177*4882a593Smuzhiyun switch (index) {
178*4882a593Smuzhiyun case 0:
179*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(sd1_pads,
180*4882a593Smuzhiyun ARRAY_SIZE(sd1_pads));
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun case 1:
183*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(sd2_pads,
184*4882a593Smuzhiyun ARRAY_SIZE(sd2_pads));
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun default:
187*4882a593Smuzhiyun printf("Warning: you configured more ESDHC controller"
188*4882a593Smuzhiyun "(%d) as supported by the board(2)\n",
189*4882a593Smuzhiyun CONFIG_SYS_FSL_ESDHC_NUM);
190*4882a593Smuzhiyun return -EINVAL;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
193*4882a593Smuzhiyun if (ret)
194*4882a593Smuzhiyun return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun #endif
200*4882a593Smuzhiyun
weim_smc911x_iomux(void)201*4882a593Smuzhiyun static void weim_smc911x_iomux(void)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun static const iomux_v3_cfg_t weim_smc911x_pads[] = {
204*4882a593Smuzhiyun /* Data bus */
205*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D16__EMI_WEIM_D_16,
206*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
207*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D17__EMI_WEIM_D_17,
208*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
209*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D18__EMI_WEIM_D_18,
210*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
211*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D19__EMI_WEIM_D_19,
212*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
213*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D20__EMI_WEIM_D_20,
214*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
215*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D21__EMI_WEIM_D_21,
216*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
217*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D22__EMI_WEIM_D_22,
218*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
219*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D23__EMI_WEIM_D_23,
220*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
221*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D24__EMI_WEIM_D_24,
222*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
223*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D25__EMI_WEIM_D_25,
224*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
225*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D26__EMI_WEIM_D_26,
226*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
227*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D27__EMI_WEIM_D_27,
228*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
229*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D28__EMI_WEIM_D_28,
230*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
231*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D29__EMI_WEIM_D_29,
232*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
233*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D30__EMI_WEIM_D_30,
234*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
235*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_D31__EMI_WEIM_D_31,
236*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Address lines */
239*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0,
240*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
241*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1,
242*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
243*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2,
244*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
245*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3,
246*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
247*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4,
248*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
249*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5,
250*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
251*4882a593Smuzhiyun NEW_PAD_CTRL(MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6,
252*4882a593Smuzhiyun PAD_CTL_PKE | PAD_CTL_DSE_HIGH),
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* other EIM signals for ethernet */
255*4882a593Smuzhiyun MX53_PAD_EIM_OE__EMI_WEIM_OE,
256*4882a593Smuzhiyun MX53_PAD_EIM_RW__EMI_WEIM_RW,
257*4882a593Smuzhiyun MX53_PAD_EIM_CS1__EMI_WEIM_CS_1,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* ETHERNET_INT as GPIO2_31 */
261*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX53_PAD_EIM_EB3__GPIO2_31);
262*4882a593Smuzhiyun gpio_direction_input(ETHERNET_INT);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* WEIM bus */
265*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(weim_smc911x_pads,
266*4882a593Smuzhiyun ARRAY_SIZE(weim_smc911x_pads));
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
weim_cs1_settings(void)269*4882a593Smuzhiyun static void weim_cs1_settings(void)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun writel(MX53ARD_CS1GCR1, &weim_regs->cs1gcr1);
274*4882a593Smuzhiyun writel(0x0, &weim_regs->cs1gcr2);
275*4882a593Smuzhiyun writel(MX53ARD_CS1RCR1, &weim_regs->cs1rcr1);
276*4882a593Smuzhiyun writel(MX53ARD_CS1RCR2, &weim_regs->cs1rcr2);
277*4882a593Smuzhiyun writel(MX53ARD_CS1WCR1, &weim_regs->cs1wcr1);
278*4882a593Smuzhiyun writel(0x0, &weim_regs->cs1wcr2);
279*4882a593Smuzhiyun writel(0x0, &weim_regs->wcr);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun set_chipselect_size(CS0_64M_CS1_64M);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
board_early_init_f(void)284*4882a593Smuzhiyun int board_early_init_f(void)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun setup_iomux_nand();
287*4882a593Smuzhiyun setup_iomux_uart();
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
board_init(void)291*4882a593Smuzhiyun int board_init(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun /* address of boot parameters */
294*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
board_eth_init(bd_t * bis)299*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun int rc = -ENODEV;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun weim_smc911x_iomux();
304*4882a593Smuzhiyun weim_cs1_settings();
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #ifdef CONFIG_SMC911X
307*4882a593Smuzhiyun rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
308*4882a593Smuzhiyun #endif
309*4882a593Smuzhiyun return rc;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
checkboard(void)312*4882a593Smuzhiyun int checkboard(void)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun puts("Board: MX53ARD\n");
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318