xref: /OK3568_Linux_fs/u-boot/board/freescale/mx51evk/mx51evk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2009 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/gpio.h>
10*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
11*4882a593Smuzhiyun #include <asm/arch/iomux-mx51.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
14*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/mx5_video.h>
17*4882a593Smuzhiyun #include <i2c.h>
18*4882a593Smuzhiyun #include <mmc.h>
19*4882a593Smuzhiyun #include <fsl_esdhc.h>
20*4882a593Smuzhiyun #include <power/pmic.h>
21*4882a593Smuzhiyun #include <fsl_pmic.h>
22*4882a593Smuzhiyun #include <mc13892.h>
23*4882a593Smuzhiyun #include <usb/ehci-ci.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
28*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[2] = {
29*4882a593Smuzhiyun 	{MMC_SDHC1_BASE_ADDR},
30*4882a593Smuzhiyun 	{MMC_SDHC2_BASE_ADDR},
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 
dram_init(void)34*4882a593Smuzhiyun int dram_init(void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	/* dram_init must store complete ramsize in gd->ram_size */
37*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
38*4882a593Smuzhiyun 				PHYS_SDRAM_1_SIZE);
39*4882a593Smuzhiyun 	return 0;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
get_board_rev(void)42*4882a593Smuzhiyun u32 get_board_rev(void)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	u32 rev = get_cpu_rev();
45*4882a593Smuzhiyun 	if (!gpio_get_value(IMX_GPIO_NR(1, 22)))
46*4882a593Smuzhiyun 		rev |= BOARD_REV_2_0 << BOARD_VER_OFFSET;
47*4882a593Smuzhiyun 	return rev;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define UART_PAD_CTRL	(PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_DSE_HIGH)
51*4882a593Smuzhiyun 
setup_iomux_uart(void)52*4882a593Smuzhiyun static void setup_iomux_uart(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	static const iomux_v3_cfg_t uart_pads[] = {
55*4882a593Smuzhiyun 		MX51_PAD_UART1_RXD__UART1_RXD,
56*4882a593Smuzhiyun 		MX51_PAD_UART1_TXD__UART1_TXD,
57*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_UART1_RTS__UART1_RTS, UART_PAD_CTRL),
58*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_UART1_CTS__UART1_CTS, UART_PAD_CTRL),
59*4882a593Smuzhiyun 	};
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
setup_iomux_fec(void)64*4882a593Smuzhiyun static void setup_iomux_fec(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	static const iomux_v3_cfg_t fec_pads[] = {
67*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_EIM_EB2__FEC_MDIO, PAD_CTL_HYS |
68*4882a593Smuzhiyun 				PAD_CTL_PUS_22K_UP | PAD_CTL_ODE |
69*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
70*4882a593Smuzhiyun 		MX51_PAD_NANDF_CS3__FEC_MDC,
71*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_EIM_CS3__FEC_RDATA3, MX51_PAD_CTRL_2),
72*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_EIM_CS2__FEC_RDATA2, MX51_PAD_CTRL_2),
73*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_EIM_EB3__FEC_RDATA1, MX51_PAD_CTRL_2),
74*4882a593Smuzhiyun 		MX51_PAD_NANDF_D9__FEC_RDATA0,
75*4882a593Smuzhiyun 		MX51_PAD_NANDF_CS6__FEC_TDATA3,
76*4882a593Smuzhiyun 		MX51_PAD_NANDF_CS5__FEC_TDATA2,
77*4882a593Smuzhiyun 		MX51_PAD_NANDF_CS4__FEC_TDATA1,
78*4882a593Smuzhiyun 		MX51_PAD_NANDF_D8__FEC_TDATA0,
79*4882a593Smuzhiyun 		MX51_PAD_NANDF_CS7__FEC_TX_EN,
80*4882a593Smuzhiyun 		MX51_PAD_NANDF_CS2__FEC_TX_ER,
81*4882a593Smuzhiyun 		MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
82*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_NANDF_RB2__FEC_COL, MX51_PAD_CTRL_4),
83*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_NANDF_RB3__FEC_RX_CLK, MX51_PAD_CTRL_4),
84*4882a593Smuzhiyun 		MX51_PAD_EIM_CS5__FEC_CRS,
85*4882a593Smuzhiyun 		MX51_PAD_EIM_CS4__FEC_RX_ER,
86*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_NANDF_D11__FEC_RX_DV, MX51_PAD_CTRL_4),
87*4882a593Smuzhiyun 	};
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
setup_iomux_spi(void)93*4882a593Smuzhiyun static void setup_iomux_spi(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	static const iomux_v3_cfg_t spi_pads[] = {
96*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI, PAD_CTL_HYS |
97*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
98*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_CSPI1_MISO__ECSPI1_MISO, PAD_CTL_HYS |
99*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
100*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_CSPI1_SS1__ECSPI1_SS1,
101*4882a593Smuzhiyun 				MX51_GPIO_PAD_CTRL),
102*4882a593Smuzhiyun 		MX51_PAD_CSPI1_SS0__ECSPI1_SS0,
103*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_CSPI1_RDY__ECSPI1_RDY, MX51_PAD_CTRL_2),
104*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK, PAD_CTL_HYS |
105*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
106*4882a593Smuzhiyun 	};
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX5
113*4882a593Smuzhiyun #define MX51EVK_USBH1_HUB_RST	IMX_GPIO_NR(1, 7)
114*4882a593Smuzhiyun #define MX51EVK_USBH1_STP	IMX_GPIO_NR(1, 27)
115*4882a593Smuzhiyun #define MX51EVK_USB_CLK_EN_B	IMX_GPIO_NR(2, 1)
116*4882a593Smuzhiyun #define MX51EVK_USB_PHY_RESET	IMX_GPIO_NR(2, 5)
117*4882a593Smuzhiyun 
setup_usb_h1(void)118*4882a593Smuzhiyun static void setup_usb_h1(void)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	static const iomux_v3_cfg_t usb_h1_pads[] = {
121*4882a593Smuzhiyun 		MX51_PAD_USBH1_CLK__USBH1_CLK,
122*4882a593Smuzhiyun 		MX51_PAD_USBH1_DIR__USBH1_DIR,
123*4882a593Smuzhiyun 		MX51_PAD_USBH1_STP__USBH1_STP,
124*4882a593Smuzhiyun 		MX51_PAD_USBH1_NXT__USBH1_NXT,
125*4882a593Smuzhiyun 		MX51_PAD_USBH1_DATA0__USBH1_DATA0,
126*4882a593Smuzhiyun 		MX51_PAD_USBH1_DATA1__USBH1_DATA1,
127*4882a593Smuzhiyun 		MX51_PAD_USBH1_DATA2__USBH1_DATA2,
128*4882a593Smuzhiyun 		MX51_PAD_USBH1_DATA3__USBH1_DATA3,
129*4882a593Smuzhiyun 		MX51_PAD_USBH1_DATA4__USBH1_DATA4,
130*4882a593Smuzhiyun 		MX51_PAD_USBH1_DATA5__USBH1_DATA5,
131*4882a593Smuzhiyun 		MX51_PAD_USBH1_DATA6__USBH1_DATA6,
132*4882a593Smuzhiyun 		MX51_PAD_USBH1_DATA7__USBH1_DATA7,
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_GPIO1_7__GPIO1_7, 0), /* H1 hub reset */
135*4882a593Smuzhiyun 		MX51_PAD_EIM_D17__GPIO2_1,
136*4882a593Smuzhiyun 		MX51_PAD_EIM_D21__GPIO2_5, /* PHY reset */
137*4882a593Smuzhiyun 	};
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usb_h1_pads, ARRAY_SIZE(usb_h1_pads));
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
board_ehci_hcd_init(int port)142*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	/* Set USBH1_STP to GPIO and toggle it */
145*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_USBH1_STP__GPIO1_27,
146*4882a593Smuzhiyun 						MX51_USBH_PAD_CTRL));
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	gpio_direction_output(MX51EVK_USBH1_STP, 0);
149*4882a593Smuzhiyun 	gpio_direction_output(MX51EVK_USB_PHY_RESET, 0);
150*4882a593Smuzhiyun 	mdelay(10);
151*4882a593Smuzhiyun 	gpio_set_value(MX51EVK_USBH1_STP, 1);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* Set back USBH1_STP to be function */
154*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(MX51_PAD_USBH1_STP__USBH1_STP);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* De-assert USB PHY RESETB */
157*4882a593Smuzhiyun 	gpio_set_value(MX51EVK_USB_PHY_RESET, 1);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Drive USB_CLK_EN_B line low */
160*4882a593Smuzhiyun 	gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Reset USB hub */
163*4882a593Smuzhiyun 	gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0);
164*4882a593Smuzhiyun 	mdelay(2);
165*4882a593Smuzhiyun 	gpio_set_value(MX51EVK_USBH1_HUB_RST, 1);
166*4882a593Smuzhiyun 	return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun 
power_init(void)170*4882a593Smuzhiyun static void power_init(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	unsigned int val;
173*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
174*4882a593Smuzhiyun 	struct pmic *p;
175*4882a593Smuzhiyun 	int ret;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = pmic_init(CONFIG_FSL_PMIC_BUS);
178*4882a593Smuzhiyun 	if (ret)
179*4882a593Smuzhiyun 		return;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	p = pmic_get("FSL_PMIC");
182*4882a593Smuzhiyun 	if (!p)
183*4882a593Smuzhiyun 		return;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Write needed to Power Gate 2 register */
186*4882a593Smuzhiyun 	pmic_reg_read(p, REG_POWER_MISC, &val);
187*4882a593Smuzhiyun 	val &= ~PWGT2SPIEN;
188*4882a593Smuzhiyun 	pmic_reg_write(p, REG_POWER_MISC, val);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Externally powered */
191*4882a593Smuzhiyun 	pmic_reg_read(p, REG_CHARGE, &val);
192*4882a593Smuzhiyun 	val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
193*4882a593Smuzhiyun 	pmic_reg_write(p, REG_CHARGE, val);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* power up the system first */
196*4882a593Smuzhiyun 	pmic_reg_write(p, REG_POWER_MISC, PWUP);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Set core voltage to 1.1V */
199*4882a593Smuzhiyun 	pmic_reg_read(p, REG_SW_0, &val);
200*4882a593Smuzhiyun 	val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
201*4882a593Smuzhiyun 	pmic_reg_write(p, REG_SW_0, val);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* Setup VCC (SW2) to 1.25 */
204*4882a593Smuzhiyun 	pmic_reg_read(p, REG_SW_1, &val);
205*4882a593Smuzhiyun 	val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
206*4882a593Smuzhiyun 	pmic_reg_write(p, REG_SW_1, val);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Setup 1V2_DIG1 (SW3) to 1.25 */
209*4882a593Smuzhiyun 	pmic_reg_read(p, REG_SW_2, &val);
210*4882a593Smuzhiyun 	val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
211*4882a593Smuzhiyun 	pmic_reg_write(p, REG_SW_2, val);
212*4882a593Smuzhiyun 	udelay(50);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* Raise the core frequency to 800MHz */
215*4882a593Smuzhiyun 	writel(0x0, &mxc_ccm->cacrr);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* Set switchers in Auto in NORMAL mode & STANDBY mode */
218*4882a593Smuzhiyun 	/* Setup the switcher mode for SW1 & SW2*/
219*4882a593Smuzhiyun 	pmic_reg_read(p, REG_SW_4, &val);
220*4882a593Smuzhiyun 	val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
221*4882a593Smuzhiyun 		(SWMODE_MASK << SWMODE2_SHIFT)));
222*4882a593Smuzhiyun 	val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
223*4882a593Smuzhiyun 		(SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
224*4882a593Smuzhiyun 	pmic_reg_write(p, REG_SW_4, val);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Setup the switcher mode for SW3 & SW4 */
227*4882a593Smuzhiyun 	pmic_reg_read(p, REG_SW_5, &val);
228*4882a593Smuzhiyun 	val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
229*4882a593Smuzhiyun 		(SWMODE_MASK << SWMODE4_SHIFT)));
230*4882a593Smuzhiyun 	val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
231*4882a593Smuzhiyun 		(SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
232*4882a593Smuzhiyun 	pmic_reg_write(p, REG_SW_5, val);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
235*4882a593Smuzhiyun 	pmic_reg_read(p, REG_SETTING_0, &val);
236*4882a593Smuzhiyun 	val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
237*4882a593Smuzhiyun 	val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
238*4882a593Smuzhiyun 	pmic_reg_write(p, REG_SETTING_0, val);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
241*4882a593Smuzhiyun 	pmic_reg_read(p, REG_SETTING_1, &val);
242*4882a593Smuzhiyun 	val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
243*4882a593Smuzhiyun 	val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
244*4882a593Smuzhiyun 	pmic_reg_write(p, REG_SETTING_1, val);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* Configure VGEN3 and VCAM regulators to use external PNP */
247*4882a593Smuzhiyun 	val = VGEN3CONFIG | VCAMCONFIG;
248*4882a593Smuzhiyun 	pmic_reg_write(p, REG_MODE_1, val);
249*4882a593Smuzhiyun 	udelay(200);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
252*4882a593Smuzhiyun 	val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
253*4882a593Smuzhiyun 		VVIDEOEN | VAUDIOEN  | VSDEN;
254*4882a593Smuzhiyun 	pmic_reg_write(p, REG_MODE_1, val);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_EIM_A20__GPIO2_14,
257*4882a593Smuzhiyun 						NO_PAD_CTRL));
258*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(2, 14), 0);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	udelay(500);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	gpio_set_value(IMX_GPIO_NR(2, 14), 1);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
board_mmc_getcd(struct mmc * mmc)266*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
269*4882a593Smuzhiyun 	int ret;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_0__GPIO1_0,
272*4882a593Smuzhiyun 						NO_PAD_CTRL));
273*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(1, 0));
274*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6,
275*4882a593Smuzhiyun 						NO_PAD_CTRL));
276*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(1, 6));
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
279*4882a593Smuzhiyun 		ret = !gpio_get_value(IMX_GPIO_NR(1, 0));
280*4882a593Smuzhiyun 	else
281*4882a593Smuzhiyun 		ret = !gpio_get_value(IMX_GPIO_NR(1, 6));
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return ret;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)286*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	static const iomux_v3_cfg_t sd1_pads[] = {
289*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD1_CMD__SD1_CMD, PAD_CTL_DSE_MAX |
290*4882a593Smuzhiyun 			PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
291*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD1_CLK__SD1_CLK, PAD_CTL_DSE_MAX |
292*4882a593Smuzhiyun 			PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
293*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD1_DATA0__SD1_DATA0, PAD_CTL_DSE_MAX |
294*4882a593Smuzhiyun 			PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
295*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD1_DATA1__SD1_DATA1, PAD_CTL_DSE_MAX |
296*4882a593Smuzhiyun 			PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
297*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD1_DATA2__SD1_DATA2, PAD_CTL_DSE_MAX |
298*4882a593Smuzhiyun 			PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
299*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD1_DATA3__SD1_DATA3, PAD_CTL_DSE_MAX |
300*4882a593Smuzhiyun 			PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_SRE_FAST),
301*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_GPIO1_0__SD1_CD, PAD_CTL_HYS),
302*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_GPIO1_1__SD1_WP, PAD_CTL_HYS),
303*4882a593Smuzhiyun 	};
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	static const iomux_v3_cfg_t sd2_pads[] = {
306*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD2_CMD__SD2_CMD,
307*4882a593Smuzhiyun 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
308*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD2_CLK__SD2_CLK,
309*4882a593Smuzhiyun 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
310*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD2_DATA0__SD2_DATA0,
311*4882a593Smuzhiyun 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
312*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD2_DATA1__SD2_DATA1,
313*4882a593Smuzhiyun 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
314*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD2_DATA2__SD2_DATA2,
315*4882a593Smuzhiyun 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
316*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_SD2_DATA3__SD2_DATA3,
317*4882a593Smuzhiyun 				PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST),
318*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6, PAD_CTL_HYS),
319*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX51_PAD_GPIO1_5__GPIO1_5, PAD_CTL_HYS),
320*4882a593Smuzhiyun 	};
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	u32 index;
323*4882a593Smuzhiyun 	int ret;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
326*4882a593Smuzhiyun 	esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
329*4882a593Smuzhiyun 			index++) {
330*4882a593Smuzhiyun 		switch (index) {
331*4882a593Smuzhiyun 		case 0:
332*4882a593Smuzhiyun 			imx_iomux_v3_setup_multiple_pads(sd1_pads,
333*4882a593Smuzhiyun 							 ARRAY_SIZE(sd1_pads));
334*4882a593Smuzhiyun 			break;
335*4882a593Smuzhiyun 		case 1:
336*4882a593Smuzhiyun 			imx_iomux_v3_setup_multiple_pads(sd2_pads,
337*4882a593Smuzhiyun 							 ARRAY_SIZE(sd2_pads));
338*4882a593Smuzhiyun 			break;
339*4882a593Smuzhiyun 		default:
340*4882a593Smuzhiyun 			printf("Warning: you configured more ESDHC controller"
341*4882a593Smuzhiyun 				"(%d) as supported by the board(2)\n",
342*4882a593Smuzhiyun 				CONFIG_SYS_FSL_ESDHC_NUM);
343*4882a593Smuzhiyun 			return -EINVAL;
344*4882a593Smuzhiyun 		}
345*4882a593Smuzhiyun 		ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
346*4882a593Smuzhiyun 		if (ret)
347*4882a593Smuzhiyun 			return ret;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 	return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun #endif
352*4882a593Smuzhiyun 
board_early_init_f(void)353*4882a593Smuzhiyun int board_early_init_f(void)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	setup_iomux_uart();
356*4882a593Smuzhiyun 	setup_iomux_fec();
357*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX5
358*4882a593Smuzhiyun 	setup_usb_h1();
359*4882a593Smuzhiyun #endif
360*4882a593Smuzhiyun 	setup_iomux_lcd();
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
board_init(void)365*4882a593Smuzhiyun int board_init(void)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	/* address of boot parameters */
368*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)374*4882a593Smuzhiyun int board_late_init(void)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
377*4882a593Smuzhiyun 	setup_iomux_spi();
378*4882a593Smuzhiyun 	power_init();
379*4882a593Smuzhiyun #endif
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun #endif
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun  * Do not overwrite the console
387*4882a593Smuzhiyun  * Use always serial for U-Boot console
388*4882a593Smuzhiyun  */
overwrite_console(void)389*4882a593Smuzhiyun int overwrite_console(void)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	return 1;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
checkboard(void)394*4882a593Smuzhiyun int checkboard(void)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	puts("Board: MX51EVK\n");
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	return 0;
399*4882a593Smuzhiyun }
400