1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/iomux-mx35.h>
16*4882a593Smuzhiyun #include <i2c.h>
17*4882a593Smuzhiyun #include <power/pmic.h>
18*4882a593Smuzhiyun #include <fsl_pmic.h>
19*4882a593Smuzhiyun #include <mmc.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include <mc9sdz60.h>
22*4882a593Smuzhiyun #include <mc13892.h>
23*4882a593Smuzhiyun #include <linux/types.h>
24*4882a593Smuzhiyun #include <asm/gpio.h>
25*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
26*4882a593Smuzhiyun #include <netdev.h>
27*4882a593Smuzhiyun #include <asm/mach-types.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #ifndef CONFIG_BOARD_LATE_INIT
30*4882a593Smuzhiyun #error "CONFIG_BOARD_LATE_INIT must be set for this board"
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifndef CONFIG_BOARD_EARLY_INIT_F
34*4882a593Smuzhiyun #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
38*4882a593Smuzhiyun
dram_init(void)39*4882a593Smuzhiyun int dram_init(void)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun u32 size1, size2;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
44*4882a593Smuzhiyun size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun gd->ram_size = size1 + size2;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun return 0;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
dram_init_banksize(void)51*4882a593Smuzhiyun int dram_init_banksize(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
54*4882a593Smuzhiyun gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
57*4882a593Smuzhiyun gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_ODE)
63*4882a593Smuzhiyun
setup_iomux_i2c(void)64*4882a593Smuzhiyun static void setup_iomux_i2c(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun static const iomux_v3_cfg_t i2c1_pads[] = {
67*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_I2C1_CLK__I2C1_SCL, I2C_PAD_CTRL),
68*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_I2C1_DAT__I2C1_SDA, I2C_PAD_CTRL),
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* setup pins for I2C1 */
72*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun
setup_iomux_spi(void)76*4882a593Smuzhiyun static void setup_iomux_spi(void)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun static const iomux_v3_cfg_t spi_pads[] = {
79*4882a593Smuzhiyun MX35_PAD_CSPI1_MOSI__CSPI1_MOSI,
80*4882a593Smuzhiyun MX35_PAD_CSPI1_MISO__CSPI1_MISO,
81*4882a593Smuzhiyun MX35_PAD_CSPI1_SS0__CSPI1_SS0,
82*4882a593Smuzhiyun MX35_PAD_CSPI1_SS1__CSPI1_SS1,
83*4882a593Smuzhiyun MX35_PAD_CSPI1_SCLK__CSPI1_SCLK,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define USBOTG_IN_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | \
90*4882a593Smuzhiyun PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW)
91*4882a593Smuzhiyun #define USBOTG_OUT_PAD_CTRL (PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW)
92*4882a593Smuzhiyun
setup_iomux_usbotg(void)93*4882a593Smuzhiyun static void setup_iomux_usbotg(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun static const iomux_v3_cfg_t usbotg_pads[] = {
96*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_USBOTG_PWR__USB_TOP_USBOTG_PWR,
97*4882a593Smuzhiyun USBOTG_OUT_PAD_CTRL),
98*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_USBOTG_OC__USB_TOP_USBOTG_OC,
99*4882a593Smuzhiyun USBOTG_IN_PAD_CTRL),
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Set up pins for USBOTG. */
103*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usbotg_pads, ARRAY_SIZE(usbotg_pads));
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define FEC_PAD_CTRL (PAD_CTL_DSE_LOW | PAD_CTL_SRE_SLOW)
107*4882a593Smuzhiyun
setup_iomux_fec(void)108*4882a593Smuzhiyun static void setup_iomux_fec(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun static const iomux_v3_cfg_t fec_pads[] = {
111*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_TX_CLK__FEC_TX_CLK, FEC_PAD_CTRL |
112*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
113*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_RX_CLK__FEC_RX_CLK, FEC_PAD_CTRL |
114*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
115*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_RX_DV__FEC_RX_DV, FEC_PAD_CTRL |
116*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
117*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_COL__FEC_COL, FEC_PAD_CTRL |
118*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
119*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_RDATA0__FEC_RDATA_0, FEC_PAD_CTRL |
120*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
121*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_TDATA0__FEC_TDATA_0, FEC_PAD_CTRL),
122*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_TX_EN__FEC_TX_EN, FEC_PAD_CTRL),
123*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_MDC__FEC_MDC, FEC_PAD_CTRL),
124*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_MDIO__FEC_MDIO, FEC_PAD_CTRL |
125*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_22K_UP),
126*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_TX_ERR__FEC_TX_ERR, FEC_PAD_CTRL),
127*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_RX_ERR__FEC_RX_ERR, FEC_PAD_CTRL |
128*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
129*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_CRS__FEC_CRS, FEC_PAD_CTRL |
130*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
131*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_RDATA1__FEC_RDATA_1, FEC_PAD_CTRL |
132*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
133*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_TDATA1__FEC_TDATA_1, FEC_PAD_CTRL),
134*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_RDATA2__FEC_RDATA_2, FEC_PAD_CTRL |
135*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
136*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_TDATA2__FEC_TDATA_2, FEC_PAD_CTRL),
137*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_RDATA3__FEC_RDATA_3, FEC_PAD_CTRL |
138*4882a593Smuzhiyun PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN),
139*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_FEC_TDATA3__FEC_TDATA_3, FEC_PAD_CTRL),
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* setup pins for FEC */
143*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
board_early_init_f(void)146*4882a593Smuzhiyun int board_early_init_f(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct ccm_regs *ccm =
149*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* enable clocks */
152*4882a593Smuzhiyun writel(readl(&ccm->cgr0) |
153*4882a593Smuzhiyun MXC_CCM_CGR0_EMI_MASK |
154*4882a593Smuzhiyun MXC_CCM_CGR0_EDIO_MASK |
155*4882a593Smuzhiyun MXC_CCM_CGR0_EPIT1_MASK,
156*4882a593Smuzhiyun &ccm->cgr0);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun writel(readl(&ccm->cgr1) |
159*4882a593Smuzhiyun MXC_CCM_CGR1_FEC_MASK |
160*4882a593Smuzhiyun MXC_CCM_CGR1_GPIO1_MASK |
161*4882a593Smuzhiyun MXC_CCM_CGR1_GPIO2_MASK |
162*4882a593Smuzhiyun MXC_CCM_CGR1_GPIO3_MASK |
163*4882a593Smuzhiyun MXC_CCM_CGR1_I2C1_MASK |
164*4882a593Smuzhiyun MXC_CCM_CGR1_I2C2_MASK |
165*4882a593Smuzhiyun MXC_CCM_CGR1_IPU_MASK,
166*4882a593Smuzhiyun &ccm->cgr1);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Setup NAND */
169*4882a593Smuzhiyun __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun setup_iomux_i2c();
172*4882a593Smuzhiyun setup_iomux_usbotg();
173*4882a593Smuzhiyun setup_iomux_fec();
174*4882a593Smuzhiyun setup_iomux_spi();
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
board_init(void)179*4882a593Smuzhiyun int board_init(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_MX35_3DS; /* board id for linux */
182*4882a593Smuzhiyun /* address of boot parameters */
183*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
pmic_detect(void)188*4882a593Smuzhiyun static inline int pmic_detect(void)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun unsigned int id;
191*4882a593Smuzhiyun struct pmic *p = pmic_get("FSL_PMIC");
192*4882a593Smuzhiyun if (!p)
193*4882a593Smuzhiyun return -ENODEV;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun pmic_reg_read(p, REG_IDENTIFICATION, &id);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun id = (id >> 6) & 0x7;
198*4882a593Smuzhiyun if (id == 0x7)
199*4882a593Smuzhiyun return 1;
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
get_board_rev(void)203*4882a593Smuzhiyun u32 get_board_rev(void)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun int rev;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun rev = pmic_detect();
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
board_late_init(void)212*4882a593Smuzhiyun int board_late_init(void)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u8 val;
215*4882a593Smuzhiyun u32 pmic_val;
216*4882a593Smuzhiyun struct pmic *p;
217*4882a593Smuzhiyun int ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = pmic_init(I2C_0);
220*4882a593Smuzhiyun if (ret)
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (pmic_detect()) {
224*4882a593Smuzhiyun p = pmic_get("FSL_PMIC");
225*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX35_PAD_WDOG_RST__WDOG_WDOG_B);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun pmic_reg_read(p, REG_SETTING_0, &pmic_val);
228*4882a593Smuzhiyun pmic_reg_write(p, REG_SETTING_0,
229*4882a593Smuzhiyun pmic_val | VO_1_30V | VO_1_50V);
230*4882a593Smuzhiyun pmic_reg_read(p, REG_MODE_0, &pmic_val);
231*4882a593Smuzhiyun pmic_reg_write(p, REG_MODE_0, pmic_val | VGEN3EN);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX35_PAD_COMPARE__GPIO1_5);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 5), 1);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun val = mc9sdz60_reg_read(MC9SDZ60_REG_GPIO_1) | 0x04;
239*4882a593Smuzhiyun mc9sdz60_reg_write(MC9SDZ60_REG_GPIO_1, val);
240*4882a593Smuzhiyun mdelay(200);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun val = mc9sdz60_reg_read(MC9SDZ60_REG_RESET_1) & 0x7F;
243*4882a593Smuzhiyun mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
244*4882a593Smuzhiyun mdelay(200);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun val |= 0x80;
247*4882a593Smuzhiyun mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Print board revision */
250*4882a593Smuzhiyun printf("Board: MX35 PDK %d.0\n", ((get_board_rev() >> 8) + 1) & 0x0F);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
board_eth_init(bd_t * bis)255*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun #if defined(CONFIG_SMC911X)
258*4882a593Smuzhiyun int rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
259*4882a593Smuzhiyun if (rc)
260*4882a593Smuzhiyun return rc;
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun return cpu_eth_init(bis);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #if defined(CONFIG_FSL_ESDHC)
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg = {MMC_SDHC1_BASE_ADDR};
268*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)269*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun static const iomux_v3_cfg_t sdhc1_pads[] = {
272*4882a593Smuzhiyun MX35_PAD_SD1_CMD__ESDHC1_CMD,
273*4882a593Smuzhiyun MX35_PAD_SD1_CLK__ESDHC1_CLK,
274*4882a593Smuzhiyun MX35_PAD_SD1_DATA0__ESDHC1_DAT0,
275*4882a593Smuzhiyun MX35_PAD_SD1_DATA1__ESDHC1_DAT1,
276*4882a593Smuzhiyun MX35_PAD_SD1_DATA2__ESDHC1_DAT2,
277*4882a593Smuzhiyun MX35_PAD_SD1_DATA3__ESDHC1_DAT3,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* configure pins for SDHC1 only */
281*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(sdhc1_pads, ARRAY_SIZE(sdhc1_pads));
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
284*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &esdhc_cfg);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)287*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun return !(mc9sdz60_reg_read(MC9SDZ60_REG_DES_FLAG) & 0x4);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun #endif
292