1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2007-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <pci.h>
10*4882a593Smuzhiyun #include <asm/processor.h>
11*4882a593Smuzhiyun #include <asm/mmu.h>
12*4882a593Smuzhiyun #include <asm/cache.h>
13*4882a593Smuzhiyun #include <asm/immap_85xx.h>
14*4882a593Smuzhiyun #include <asm/fsl_pci.h>
15*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
18*4882a593Smuzhiyun #include <miiphy.h>
19*4882a593Smuzhiyun #include <linux/libfdt.h>
20*4882a593Smuzhiyun #include <fdt_support.h>
21*4882a593Smuzhiyun #include <tsec.h>
22*4882a593Smuzhiyun #include <fsl_mdio.h>
23*4882a593Smuzhiyun #include <netdev.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "../common/sgmii_riser.h"
26*4882a593Smuzhiyun
checkboard(void)27*4882a593Smuzhiyun int checkboard (void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun u8 vboot;
30*4882a593Smuzhiyun u8 *pixis_base = (u8 *)PIXIS_BASE;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun printf("Board: MPC8572DS Sys ID: 0x%02x, "
33*4882a593Smuzhiyun "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
34*4882a593Smuzhiyun in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
35*4882a593Smuzhiyun in_8(pixis_base + PIXIS_PVER));
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun vboot = in_8(pixis_base + PIXIS_VBOOT);
38*4882a593Smuzhiyun switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
39*4882a593Smuzhiyun case PIXIS_VBOOT_LBMAP_NOR0:
40*4882a593Smuzhiyun puts ("vBank: 0\n");
41*4882a593Smuzhiyun break;
42*4882a593Smuzhiyun case PIXIS_VBOOT_LBMAP_PJET:
43*4882a593Smuzhiyun puts ("Promjet\n");
44*4882a593Smuzhiyun break;
45*4882a593Smuzhiyun case PIXIS_VBOOT_LBMAP_NAND:
46*4882a593Smuzhiyun puts ("NAND\n");
47*4882a593Smuzhiyun break;
48*4882a593Smuzhiyun case PIXIS_VBOOT_LBMAP_NOR1:
49*4882a593Smuzhiyun puts ("vBank: 1\n");
50*4882a593Smuzhiyun break;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return 0;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #if !defined(CONFIG_SPD_EEPROM)
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * Fixed sdram init -- doesn't use serial presence detect.
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun
fixed_sdram(void)62*4882a593Smuzhiyun phys_size_t fixed_sdram (void)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
65*4882a593Smuzhiyun struct ccsr_ddr __iomem *ddr = &immap->im_ddr;
66*4882a593Smuzhiyun uint d_init;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
69*4882a593Smuzhiyun ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
72*4882a593Smuzhiyun ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
73*4882a593Smuzhiyun ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
74*4882a593Smuzhiyun ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
75*4882a593Smuzhiyun ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
76*4882a593Smuzhiyun ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
77*4882a593Smuzhiyun ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
78*4882a593Smuzhiyun ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
79*4882a593Smuzhiyun ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
80*4882a593Smuzhiyun ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #if defined (CONFIG_DDR_ECC)
83*4882a593Smuzhiyun ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
84*4882a593Smuzhiyun ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
85*4882a593Smuzhiyun ddr->err_sbe = CONFIG_SYS_DDR_SBE;
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun asm("sync;isync");
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun udelay(500);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
94*4882a593Smuzhiyun d_init = 1;
95*4882a593Smuzhiyun debug("DDR - 1st controller: memory initializing\n");
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun * Poll until memory is initialized.
98*4882a593Smuzhiyun * 512 Meg at 400 might hit this 200 times or so.
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
101*4882a593Smuzhiyun udelay(1000);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun debug("DDR: memory initialized\n\n");
104*4882a593Smuzhiyun asm("sync; isync");
105*4882a593Smuzhiyun udelay(500);
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return 512 * 1024 * 1024;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #ifdef CONFIG_PCI
pci_init_board(void)114*4882a593Smuzhiyun void pci_init_board(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct pci_controller *hose;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun fsl_pcie_init_board(0);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun hose = find_hose_by_cfg_addr((void *)(CONFIG_SYS_PCIE3_ADDR));
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (hose) {
123*4882a593Smuzhiyun u32 temp32;
124*4882a593Smuzhiyun u8 uli_busno = hose->first_busno + 2;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * Activate ULI1575 legacy chip by performing a fake
128*4882a593Smuzhiyun * memory access. Needed to make ULI RTC work.
129*4882a593Smuzhiyun * Device 1d has the first on-board memory BAR.
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun pci_hose_read_config_dword(hose, PCI_BDF(uli_busno, 0x1d, 0),
132*4882a593Smuzhiyun PCI_BASE_ADDRESS_1, &temp32);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
135*4882a593Smuzhiyun void *p = pci_mem_to_virt(PCI_BDF(uli_busno, 0x1d, 0),
136*4882a593Smuzhiyun temp32, 4, 0);
137*4882a593Smuzhiyun debug(" uli1572 read to %p\n", p);
138*4882a593Smuzhiyun in_be32(p);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun
board_early_init_r(void)144*4882a593Smuzhiyun int board_early_init_r(void)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
147*4882a593Smuzhiyun int flash_esel = find_tlb_idx((void *)flashbase, 1);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Remap Boot flash + PROMJET region to caching-inhibited
151*4882a593Smuzhiyun * so that flash can be erased properly.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Flush d-cache and invalidate i-cache of any FLASH data */
155*4882a593Smuzhiyun flush_dcache();
156*4882a593Smuzhiyun invalidate_icache();
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (flash_esel == -1) {
159*4882a593Smuzhiyun /* very unlikely unless something is messed up */
160*4882a593Smuzhiyun puts("Error: Could not find TLB for FLASH BASE\n");
161*4882a593Smuzhiyun flash_esel = 2; /* give our best effort to continue */
162*4882a593Smuzhiyun } else {
163*4882a593Smuzhiyun /* invalidate existing TLB entry for flash + promjet */
164*4882a593Smuzhiyun disable_tlb(flash_esel);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
168*4882a593Smuzhiyun MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
169*4882a593Smuzhiyun 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
board_eth_init(bd_t * bis)174*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET
177*4882a593Smuzhiyun struct fsl_pq_mdio_info mdio_info;
178*4882a593Smuzhiyun struct tsec_info_struct tsec_info[4];
179*4882a593Smuzhiyun int num = 0;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
182*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 1);
183*4882a593Smuzhiyun if (is_serdes_configured(SGMII_TSEC1)) {
184*4882a593Smuzhiyun puts("eTSEC1 is in sgmii mode.\n");
185*4882a593Smuzhiyun tsec_info[num].flags |= TSEC_SGMII;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun num++;
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
190*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 2);
191*4882a593Smuzhiyun if (is_serdes_configured(SGMII_TSEC2)) {
192*4882a593Smuzhiyun puts("eTSEC2 is in sgmii mode.\n");
193*4882a593Smuzhiyun tsec_info[num].flags |= TSEC_SGMII;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun num++;
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun #ifdef CONFIG_TSEC3
198*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 3);
199*4882a593Smuzhiyun if (is_serdes_configured(SGMII_TSEC3)) {
200*4882a593Smuzhiyun puts("eTSEC3 is in sgmii mode.\n");
201*4882a593Smuzhiyun tsec_info[num].flags |= TSEC_SGMII;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun num++;
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun #ifdef CONFIG_TSEC4
206*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 4);
207*4882a593Smuzhiyun if (is_serdes_configured(SGMII_TSEC4)) {
208*4882a593Smuzhiyun puts("eTSEC4 is in sgmii mode.\n");
209*4882a593Smuzhiyun tsec_info[num].flags |= TSEC_SGMII;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun num++;
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (!num) {
215*4882a593Smuzhiyun printf("No TSECs initialized\n");
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #ifdef CONFIG_FSL_SGMII_RISER
221*4882a593Smuzhiyun fsl_sgmii_riser_init(tsec_info, num);
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
225*4882a593Smuzhiyun mdio_info.name = DEFAULT_MII_NAME;
226*4882a593Smuzhiyun fsl_pq_mdio_init(bis, &mdio_info);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun tsec_eth_init(bis, tsec_info, num);
229*4882a593Smuzhiyun #endif
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return pci_eth_init(bis);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)235*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun phys_addr_t base;
238*4882a593Smuzhiyun phys_size_t size;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun base = env_get_bootm_low();
243*4882a593Smuzhiyun size = env_get_bootm_size();
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun fdt_fixup_memory(blob, (u64)base, (u64)size);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun FT_FSL_PCI_SETUP;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #ifdef CONFIG_FSL_SGMII_RISER
250*4882a593Smuzhiyun fsl_sgmii_riser_fdt_fixup(blob);
251*4882a593Smuzhiyun #endif
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun #endif
256