xref: /OK3568_Linux_fs/u-boot/board/freescale/mpc8572ds/ddr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
10*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun struct board_specific_parameters {
13*4882a593Smuzhiyun 	u32 n_ranks;
14*4882a593Smuzhiyun 	u32 datarate_mhz_high;
15*4882a593Smuzhiyun 	u32 clk_adjust;
16*4882a593Smuzhiyun 	u32 cpo;
17*4882a593Smuzhiyun 	u32 write_data_delay;
18*4882a593Smuzhiyun 	u32 force_2t;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  * This table contains all valid speeds we want to override with board
23*4882a593Smuzhiyun  * specific parameters. datarate_mhz_high values need to be in ascending order
24*4882a593Smuzhiyun  * for each n_ranks group.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  * For DDR2 DIMM, all combinations of clk_adjust and write_data_delay have been
27*4882a593Smuzhiyun  * tested. For RDIMM, clk_adjust = 4 and write_data_delay = 3 is optimized for
28*4882a593Smuzhiyun  * all clocks from 400MT/s to 800MT/s, verified with Kingston KVR800D2D8P6/2G.
29*4882a593Smuzhiyun  * For UDIMM, clk_adjust = 8 and write_delay = 5 is optimized for all clocks
30*4882a593Smuzhiyun  * from 400MT/s to 800MT/s, verified with Micron MT18HTF25672AY-800E1.
31*4882a593Smuzhiyun  *
32*4882a593Smuzhiyun  * CPO value doesn't matter if workaround for errata 111 and 134 enabled.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun static const struct board_specific_parameters udimm0[] = {
35*4882a593Smuzhiyun 	/*
36*4882a593Smuzhiyun 	 * memory controller 0
37*4882a593Smuzhiyun 	 *   num|  hi|  clk| cpo|wrdata|2T
38*4882a593Smuzhiyun 	 * ranks| mhz|adjst|    | delay|
39*4882a593Smuzhiyun 	 */
40*4882a593Smuzhiyun 	{2,  333,    8,   7,    5,  0},
41*4882a593Smuzhiyun 	{2,  400,    8,   9,    5,  0},
42*4882a593Smuzhiyun 	{2,  549,    8,  11,    5,  0},
43*4882a593Smuzhiyun 	{2,  680,    8,  10,    5,  0},
44*4882a593Smuzhiyun 	{2,  850,    8,  12,    5,  1},
45*4882a593Smuzhiyun 	{1,  333,    6,   7,    3,  0},
46*4882a593Smuzhiyun 	{1,  400,    6,   9,    3,  0},
47*4882a593Smuzhiyun 	{1,  549,    6,  11,    3,  0},
48*4882a593Smuzhiyun 	{1,  680,    1,  10,    5,  0},
49*4882a593Smuzhiyun 	{1,  850,    1,  12,    5,  0},
50*4882a593Smuzhiyun 	{}
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static const struct board_specific_parameters udimm1[] = {
54*4882a593Smuzhiyun 	/*
55*4882a593Smuzhiyun 	 * memory controller 1
56*4882a593Smuzhiyun 	 *   num|  hi|  clk| cpo|wrdata|2T
57*4882a593Smuzhiyun 	 * ranks| mhz|adjst|    | delay|
58*4882a593Smuzhiyun 	 */
59*4882a593Smuzhiyun 	{2,  333,    8,  7,    5,  0},
60*4882a593Smuzhiyun 	{2,  400,    8,  9,    5,  0},
61*4882a593Smuzhiyun 	{2,  549,    8, 11,    5,  0},
62*4882a593Smuzhiyun 	{2,  680,    8, 11,    5,  0},
63*4882a593Smuzhiyun 	{2,  850,    8, 13,    5,  1},
64*4882a593Smuzhiyun 	{1,  333,    6,  7,    3,  0},
65*4882a593Smuzhiyun 	{1,  400,    6,  9,    3,  0},
66*4882a593Smuzhiyun 	{1,  549,    6, 11,    3,  0},
67*4882a593Smuzhiyun 	{1,  680,    1, 11,    6,  0},
68*4882a593Smuzhiyun 	{1,  850,    1, 13,    6,  0},
69*4882a593Smuzhiyun 	{}
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const struct board_specific_parameters *udimms[] = {
73*4882a593Smuzhiyun 	udimm0,
74*4882a593Smuzhiyun 	udimm1,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static const struct board_specific_parameters rdimm0[] = {
78*4882a593Smuzhiyun 	/*
79*4882a593Smuzhiyun 	 * memory controller 0
80*4882a593Smuzhiyun 	 *   num|  hi|  clk| cpo|wrdata|2T
81*4882a593Smuzhiyun 	 * ranks| mhz|adjst|    | delay|
82*4882a593Smuzhiyun 	 */
83*4882a593Smuzhiyun 	{2,  333,    4,   7,    3,  0},
84*4882a593Smuzhiyun 	{2,  400,    4,   9,    3,  0},
85*4882a593Smuzhiyun 	{2,  549,    4,  11,    3,  0},
86*4882a593Smuzhiyun 	{2,  680,    4,  10,    3,  0},
87*4882a593Smuzhiyun 	{2,  850,    4,  12,    3,  1},
88*4882a593Smuzhiyun 	{}
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const struct board_specific_parameters rdimm1[] = {
92*4882a593Smuzhiyun 	/*
93*4882a593Smuzhiyun 	 * memory controller 1
94*4882a593Smuzhiyun 	 *   num|  hi|  clk| cpo|wrdata|2T
95*4882a593Smuzhiyun 	 * ranks| mhz|adjst|    | delay|
96*4882a593Smuzhiyun 	 */
97*4882a593Smuzhiyun 	{2,  333,     4,  7,    3,  0},
98*4882a593Smuzhiyun 	{2,  400,     4,  9,    3,  0},
99*4882a593Smuzhiyun 	{2,  549,     4, 11,    3,  0},
100*4882a593Smuzhiyun 	{2,  680,     4, 11,    3,  0},
101*4882a593Smuzhiyun 	{2,  850,     4, 13,    3,  1},
102*4882a593Smuzhiyun 	{}
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const struct board_specific_parameters *rdimms[] = {
106*4882a593Smuzhiyun 	rdimm0,
107*4882a593Smuzhiyun 	rdimm1,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)110*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
111*4882a593Smuzhiyun 				dimm_params_t *pdimm,
112*4882a593Smuzhiyun 				unsigned int ctrl_num)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
115*4882a593Smuzhiyun 	ulong ddr_freq;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (ctrl_num > 1) {
118*4882a593Smuzhiyun 		printf("Wrong parameter for controller number %d", ctrl_num);
119*4882a593Smuzhiyun 		return;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 	if (!pdimm->n_ranks)
122*4882a593Smuzhiyun 		return;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (popts->registered_dimm_en)
125*4882a593Smuzhiyun 		pbsp = rdimms[ctrl_num];
126*4882a593Smuzhiyun 	else
127*4882a593Smuzhiyun 		pbsp = udimms[ctrl_num];
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
130*4882a593Smuzhiyun 	 * freqency and n_banks specified in board_specific_parameters table.
131*4882a593Smuzhiyun 	 */
132*4882a593Smuzhiyun 	ddr_freq = get_ddr_freq(0) / 1000000;
133*4882a593Smuzhiyun 	while (pbsp->datarate_mhz_high) {
134*4882a593Smuzhiyun 		if (pbsp->n_ranks == pdimm->n_ranks) {
135*4882a593Smuzhiyun 			if (ddr_freq <= pbsp->datarate_mhz_high) {
136*4882a593Smuzhiyun 				popts->clk_adjust = pbsp->clk_adjust;
137*4882a593Smuzhiyun 				popts->cpo_override = pbsp->cpo;
138*4882a593Smuzhiyun 				popts->write_data_delay =
139*4882a593Smuzhiyun 					pbsp->write_data_delay;
140*4882a593Smuzhiyun 				popts->twot_en = pbsp->force_2t;
141*4882a593Smuzhiyun 				goto found;
142*4882a593Smuzhiyun 			}
143*4882a593Smuzhiyun 			pbsp_highest = pbsp;
144*4882a593Smuzhiyun 		}
145*4882a593Smuzhiyun 		pbsp++;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (pbsp_highest) {
149*4882a593Smuzhiyun 		printf("Error: board specific timing not found "
150*4882a593Smuzhiyun 			"for data rate %lu MT/s!\n"
151*4882a593Smuzhiyun 			"Trying to use the highest speed (%u) parameters\n",
152*4882a593Smuzhiyun 			ddr_freq, pbsp_highest->datarate_mhz_high);
153*4882a593Smuzhiyun 		popts->clk_adjust = pbsp->clk_adjust;
154*4882a593Smuzhiyun 		popts->cpo_override = pbsp->cpo;
155*4882a593Smuzhiyun 		popts->write_data_delay = pbsp->write_data_delay;
156*4882a593Smuzhiyun 		popts->twot_en = pbsp->force_2t;
157*4882a593Smuzhiyun 	} else {
158*4882a593Smuzhiyun 		panic("DIMM is not supported by this board");
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun found:
162*4882a593Smuzhiyun 	/*
163*4882a593Smuzhiyun 	 * Factors to consider for half-strength driver enable:
164*4882a593Smuzhiyun 	 *	- number of DIMMs installed
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	popts->half_strength_driver_enable = 0;
167*4882a593Smuzhiyun }
168