1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2007,2009-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <pci.h>
11*4882a593Smuzhiyun #include <asm/processor.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/immap_85xx.h>
14*4882a593Smuzhiyun #include <asm/fsl_pci.h>
15*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
16*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
17*4882a593Smuzhiyun #include <spd_sdram.h>
18*4882a593Smuzhiyun #include <i2c.h>
19*4882a593Smuzhiyun #include <ioports.h>
20*4882a593Smuzhiyun #include <linux/libfdt.h>
21*4882a593Smuzhiyun #include <fdt_support.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "bcsr.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun const qe_iop_conf_t qe_iop_conf_tab[] = {
26*4882a593Smuzhiyun /* GETH1 */
27*4882a593Smuzhiyun {4, 10, 1, 0, 2}, /* TxD0 */
28*4882a593Smuzhiyun {4, 9, 1, 0, 2}, /* TxD1 */
29*4882a593Smuzhiyun {4, 8, 1, 0, 2}, /* TxD2 */
30*4882a593Smuzhiyun {4, 7, 1, 0, 2}, /* TxD3 */
31*4882a593Smuzhiyun {4, 23, 1, 0, 2}, /* TxD4 */
32*4882a593Smuzhiyun {4, 22, 1, 0, 2}, /* TxD5 */
33*4882a593Smuzhiyun {4, 21, 1, 0, 2}, /* TxD6 */
34*4882a593Smuzhiyun {4, 20, 1, 0, 2}, /* TxD7 */
35*4882a593Smuzhiyun {4, 15, 2, 0, 2}, /* RxD0 */
36*4882a593Smuzhiyun {4, 14, 2, 0, 2}, /* RxD1 */
37*4882a593Smuzhiyun {4, 13, 2, 0, 2}, /* RxD2 */
38*4882a593Smuzhiyun {4, 12, 2, 0, 2}, /* RxD3 */
39*4882a593Smuzhiyun {4, 29, 2, 0, 2}, /* RxD4 */
40*4882a593Smuzhiyun {4, 28, 2, 0, 2}, /* RxD5 */
41*4882a593Smuzhiyun {4, 27, 2, 0, 2}, /* RxD6 */
42*4882a593Smuzhiyun {4, 26, 2, 0, 2}, /* RxD7 */
43*4882a593Smuzhiyun {4, 11, 1, 0, 2}, /* TX_EN */
44*4882a593Smuzhiyun {4, 24, 1, 0, 2}, /* TX_ER */
45*4882a593Smuzhiyun {4, 16, 2, 0, 2}, /* RX_DV */
46*4882a593Smuzhiyun {4, 30, 2, 0, 2}, /* RX_ER */
47*4882a593Smuzhiyun {4, 17, 2, 0, 2}, /* RX_CLK */
48*4882a593Smuzhiyun {4, 19, 1, 0, 2}, /* GTX_CLK */
49*4882a593Smuzhiyun {1, 31, 2, 0, 3}, /* GTX125 */
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* GETH2 */
52*4882a593Smuzhiyun {5, 10, 1, 0, 2}, /* TxD0 */
53*4882a593Smuzhiyun {5, 9, 1, 0, 2}, /* TxD1 */
54*4882a593Smuzhiyun {5, 8, 1, 0, 2}, /* TxD2 */
55*4882a593Smuzhiyun {5, 7, 1, 0, 2}, /* TxD3 */
56*4882a593Smuzhiyun {5, 23, 1, 0, 2}, /* TxD4 */
57*4882a593Smuzhiyun {5, 22, 1, 0, 2}, /* TxD5 */
58*4882a593Smuzhiyun {5, 21, 1, 0, 2}, /* TxD6 */
59*4882a593Smuzhiyun {5, 20, 1, 0, 2}, /* TxD7 */
60*4882a593Smuzhiyun {5, 15, 2, 0, 2}, /* RxD0 */
61*4882a593Smuzhiyun {5, 14, 2, 0, 2}, /* RxD1 */
62*4882a593Smuzhiyun {5, 13, 2, 0, 2}, /* RxD2 */
63*4882a593Smuzhiyun {5, 12, 2, 0, 2}, /* RxD3 */
64*4882a593Smuzhiyun {5, 29, 2, 0, 2}, /* RxD4 */
65*4882a593Smuzhiyun {5, 28, 2, 0, 2}, /* RxD5 */
66*4882a593Smuzhiyun {5, 27, 2, 0, 3}, /* RxD6 */
67*4882a593Smuzhiyun {5, 26, 2, 0, 2}, /* RxD7 */
68*4882a593Smuzhiyun {5, 11, 1, 0, 2}, /* TX_EN */
69*4882a593Smuzhiyun {5, 24, 1, 0, 2}, /* TX_ER */
70*4882a593Smuzhiyun {5, 16, 2, 0, 2}, /* RX_DV */
71*4882a593Smuzhiyun {5, 30, 2, 0, 2}, /* RX_ER */
72*4882a593Smuzhiyun {5, 17, 2, 0, 2}, /* RX_CLK */
73*4882a593Smuzhiyun {5, 19, 1, 0, 2}, /* GTX_CLK */
74*4882a593Smuzhiyun {1, 31, 2, 0, 3}, /* GTX125 */
75*4882a593Smuzhiyun {4, 6, 3, 0, 2}, /* MDIO */
76*4882a593Smuzhiyun {4, 5, 1, 0, 2}, /* MDC */
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* UART1 */
79*4882a593Smuzhiyun {2, 0, 1, 0, 2}, /* UART_SOUT1 */
80*4882a593Smuzhiyun {2, 1, 1, 0, 2}, /* UART_RTS1 */
81*4882a593Smuzhiyun {2, 2, 2, 0, 2}, /* UART_CTS1 */
82*4882a593Smuzhiyun {2, 3, 2, 0, 2}, /* UART_SIN1 */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun void local_bus_init(void);
88*4882a593Smuzhiyun
board_early_init_f(void)89*4882a593Smuzhiyun int board_early_init_f (void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * Initialize local bus.
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun local_bus_init ();
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun enable_8568mds_duart();
97*4882a593Smuzhiyun enable_8568mds_flash_write();
98*4882a593Smuzhiyun #if defined(CONFIG_UEC_ETH1) || defined(CONFIG_UEC_ETH2)
99*4882a593Smuzhiyun reset_8568mds_uccs();
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun #if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS)
102*4882a593Smuzhiyun enable_8568mds_qe_mdio();
103*4882a593Smuzhiyun #endif
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C2_OFFSET
106*4882a593Smuzhiyun /* Enable I2C2_SCL and I2C2_SDA */
107*4882a593Smuzhiyun volatile struct par_io *port_c;
108*4882a593Smuzhiyun port_c = (struct par_io*)(CONFIG_SYS_IMMR + 0xe0140);
109*4882a593Smuzhiyun port_c->cpdir2 |= 0x0f000000;
110*4882a593Smuzhiyun port_c->cppar2 &= ~0x0f000000;
111*4882a593Smuzhiyun port_c->cppar2 |= 0x0a000000;
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
checkboard(void)117*4882a593Smuzhiyun int checkboard (void)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun printf ("Board: 8568 MDS\n");
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Initialize Local Bus
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun void
local_bus_init(void)128*4882a593Smuzhiyun local_bus_init(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
131*4882a593Smuzhiyun volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun uint clkdiv;
134*4882a593Smuzhiyun sys_info_t sysinfo;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun get_sys_info(&sysinfo);
137*4882a593Smuzhiyun clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun gur->lbiuiplldcr1 = 0x00078080;
140*4882a593Smuzhiyun if (clkdiv == 16) {
141*4882a593Smuzhiyun gur->lbiuiplldcr0 = 0x7c0f1bf0;
142*4882a593Smuzhiyun } else if (clkdiv == 8) {
143*4882a593Smuzhiyun gur->lbiuiplldcr0 = 0x6c0f1bf0;
144*4882a593Smuzhiyun } else if (clkdiv == 4) {
145*4882a593Smuzhiyun gur->lbiuiplldcr0 = 0x5c0f1bf0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun lbc->lcrr |= 0x00030000;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun asm("sync;isync;msync");
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * Initialize SDRAM memory on the Local Bus.
155*4882a593Smuzhiyun */
lbc_sdram_init(void)156*4882a593Smuzhiyun void lbc_sdram_init(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun uint idx;
161*4882a593Smuzhiyun volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
162*4882a593Smuzhiyun uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
163*4882a593Smuzhiyun uint lsdmr_common;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun puts("LBC SDRAM: ");
166*4882a593Smuzhiyun print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
167*4882a593Smuzhiyun "\n ");
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * Setup SDRAM Base and Option Registers
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
173*4882a593Smuzhiyun set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
174*4882a593Smuzhiyun asm("msync");
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun lbc->lbcr = CONFIG_SYS_LBC_LBCR;
177*4882a593Smuzhiyun asm("msync");
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun lbc->lsrt = CONFIG_SYS_LBC_LSRT;
180*4882a593Smuzhiyun lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
181*4882a593Smuzhiyun asm("msync");
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * MPC8568 uses "new" 15-16 style addressing.
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
187*4882a593Smuzhiyun lsdmr_common |= LSDMR_BSMA1516;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * Issue PRECHARGE ALL command.
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
193*4882a593Smuzhiyun asm("sync;msync");
194*4882a593Smuzhiyun *sdram_addr = 0xff;
195*4882a593Smuzhiyun ppcDcbf((unsigned long) sdram_addr);
196*4882a593Smuzhiyun udelay(100);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * Issue 8 AUTO REFRESH commands.
200*4882a593Smuzhiyun */
201*4882a593Smuzhiyun for (idx = 0; idx < 8; idx++) {
202*4882a593Smuzhiyun lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
203*4882a593Smuzhiyun asm("sync;msync");
204*4882a593Smuzhiyun *sdram_addr = 0xff;
205*4882a593Smuzhiyun ppcDcbf((unsigned long) sdram_addr);
206*4882a593Smuzhiyun udelay(100);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun * Issue 8 MODE-set command.
211*4882a593Smuzhiyun */
212*4882a593Smuzhiyun lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
213*4882a593Smuzhiyun asm("sync;msync");
214*4882a593Smuzhiyun *sdram_addr = 0xff;
215*4882a593Smuzhiyun ppcDcbf((unsigned long) sdram_addr);
216*4882a593Smuzhiyun udelay(100);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * Issue NORMAL OP command.
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
222*4882a593Smuzhiyun asm("sync;msync");
223*4882a593Smuzhiyun *sdram_addr = 0xff;
224*4882a593Smuzhiyun ppcDcbf((unsigned long) sdram_addr);
225*4882a593Smuzhiyun udelay(200); /* Overkill. Must wait > 200 bus cycles */
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #endif /* enable SDRAM init */
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #if defined(CONFIG_PCI)
231*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP
232*4882a593Smuzhiyun static struct pci_config_table pci_mpc8568mds_config_table[] = {
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
235*4882a593Smuzhiyun pci_cfgfunc_config_device,
236*4882a593Smuzhiyun {PCI_ENET0_IOADDR,
237*4882a593Smuzhiyun PCI_ENET0_MEMADDR,
238*4882a593Smuzhiyun PCI_COMMON_MEMORY | PCI_COMMAND_MASTER}
239*4882a593Smuzhiyun },
240*4882a593Smuzhiyun {}
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static struct pci_controller pci1_hose;
245*4882a593Smuzhiyun #endif /* CONFIG_PCI */
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * pib_init() -- Initialize the PCA9555 IO expander on the PIB board
249*4882a593Smuzhiyun */
250*4882a593Smuzhiyun void
pib_init(void)251*4882a593Smuzhiyun pib_init(void)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun u8 val8, orig_i2c_bus;
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * Assign PIB PMC2/3 to PCI bus
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /*switch temporarily to I2C bus #2 */
259*4882a593Smuzhiyun orig_i2c_bus = i2c_get_bus_num();
260*4882a593Smuzhiyun i2c_set_bus_num(1);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun val8 = 0x00;
263*4882a593Smuzhiyun i2c_write(0x23, 0x6, 1, &val8, 1);
264*4882a593Smuzhiyun i2c_write(0x23, 0x7, 1, &val8, 1);
265*4882a593Smuzhiyun val8 = 0xff;
266*4882a593Smuzhiyun i2c_write(0x23, 0x2, 1, &val8, 1);
267*4882a593Smuzhiyun i2c_write(0x23, 0x3, 1, &val8, 1);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun val8 = 0x00;
270*4882a593Smuzhiyun i2c_write(0x26, 0x6, 1, &val8, 1);
271*4882a593Smuzhiyun val8 = 0x34;
272*4882a593Smuzhiyun i2c_write(0x26, 0x7, 1, &val8, 1);
273*4882a593Smuzhiyun val8 = 0xf9;
274*4882a593Smuzhiyun i2c_write(0x26, 0x2, 1, &val8, 1);
275*4882a593Smuzhiyun val8 = 0xff;
276*4882a593Smuzhiyun i2c_write(0x26, 0x3, 1, &val8, 1);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun val8 = 0x00;
279*4882a593Smuzhiyun i2c_write(0x27, 0x6, 1, &val8, 1);
280*4882a593Smuzhiyun i2c_write(0x27, 0x7, 1, &val8, 1);
281*4882a593Smuzhiyun val8 = 0xff;
282*4882a593Smuzhiyun i2c_write(0x27, 0x2, 1, &val8, 1);
283*4882a593Smuzhiyun val8 = 0xef;
284*4882a593Smuzhiyun i2c_write(0x27, 0x3, 1, &val8, 1);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun asm("eieio");
287*4882a593Smuzhiyun i2c_set_bus_num(orig_i2c_bus);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun #ifdef CONFIG_PCI
pci_init_board(void)291*4882a593Smuzhiyun void pci_init_board(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
294*4882a593Smuzhiyun int first_free_busno = 0;
295*4882a593Smuzhiyun #ifdef CONFIG_PCI1
296*4882a593Smuzhiyun struct fsl_pci_info pci_info;
297*4882a593Smuzhiyun u32 devdisr, pordevsr, io_sel;
298*4882a593Smuzhiyun u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun devdisr = in_be32(&gur->devdisr);
301*4882a593Smuzhiyun pordevsr = in_be32(&gur->pordevsr);
302*4882a593Smuzhiyun porpllsr = in_be32(&gur->porpllsr);
303*4882a593Smuzhiyun io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun pci_speed = 66666000;
308*4882a593Smuzhiyun pci_32 = 1;
309*4882a593Smuzhiyun pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
310*4882a593Smuzhiyun pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
313*4882a593Smuzhiyun SET_STD_PCI_INFO(pci_info, 1);
314*4882a593Smuzhiyun set_next_law(pci_info.mem_phys,
315*4882a593Smuzhiyun law_size_bits(pci_info.mem_size), pci_info.law);
316*4882a593Smuzhiyun set_next_law(pci_info.io_phys,
317*4882a593Smuzhiyun law_size_bits(pci_info.io_size), pci_info.law);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
320*4882a593Smuzhiyun printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
321*4882a593Smuzhiyun (pci_32) ? 32 : 64,
322*4882a593Smuzhiyun (pci_speed == 33333000) ? "33" :
323*4882a593Smuzhiyun (pci_speed == 66666000) ? "66" : "unknown",
324*4882a593Smuzhiyun pci_clk_sel ? "sync" : "async",
325*4882a593Smuzhiyun pci_agent ? "agent" : "host",
326*4882a593Smuzhiyun pci_arb ? "arbiter" : "external-arbiter",
327*4882a593Smuzhiyun pci_info.regs);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP
330*4882a593Smuzhiyun pci1_hose.config_table = pci_mpc8568mds_config_table;
331*4882a593Smuzhiyun #endif
332*4882a593Smuzhiyun first_free_busno = fsl_pci_init_port(&pci_info,
333*4882a593Smuzhiyun &pci1_hose, first_free_busno);
334*4882a593Smuzhiyun } else {
335*4882a593Smuzhiyun printf("PCI: disabled\n");
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun puts("\n");
339*4882a593Smuzhiyun #else
340*4882a593Smuzhiyun setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
341*4882a593Smuzhiyun #endif
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun fsl_pcie_init_board(first_free_busno);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun #endif /* CONFIG_PCI */
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)348*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun FT_FSL_PCI_SETUP;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun #endif
357