1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2004, 2011 Freescale Semiconductor.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <pci.h>
9*4882a593Smuzhiyun #include <asm/processor.h>
10*4882a593Smuzhiyun #include <asm/mmu.h>
11*4882a593Smuzhiyun #include <asm/immap_85xx.h>
12*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
13*4882a593Smuzhiyun #include <ioports.h>
14*4882a593Smuzhiyun #include <spd_sdram.h>
15*4882a593Smuzhiyun #include <linux/libfdt.h>
16*4882a593Smuzhiyun #include <fdt_support.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "../common/cadmus.h"
19*4882a593Smuzhiyun #include "../common/eeprom.h"
20*4882a593Smuzhiyun #include "../common/via.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
23*4882a593Smuzhiyun extern void ddr_enable_ecc(unsigned int dram_size);
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun void local_bus_init(void);
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * I/O Port configuration table
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * if conf is 1, then that port pin will be configured at boot time
32*4882a593Smuzhiyun * according to the five values podr/pdir/ppar/psor/pdat for that entry
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun const iop_conf_t iop_conf_tab[4][32] = {
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Port A configuration */
38*4882a593Smuzhiyun { /* conf ppar psor pdir podr pdat */
39*4882a593Smuzhiyun /* PA31 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 TxENB */
40*4882a593Smuzhiyun /* PA30 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 TxClav */
41*4882a593Smuzhiyun /* PA29 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 TxSOC */
42*4882a593Smuzhiyun /* PA28 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 RxENB */
43*4882a593Smuzhiyun /* PA27 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 RxSOC */
44*4882a593Smuzhiyun /* PA26 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 RxClav */
45*4882a593Smuzhiyun /* PA25 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[0] */
46*4882a593Smuzhiyun /* PA24 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[1] */
47*4882a593Smuzhiyun /* PA23 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[2] */
48*4882a593Smuzhiyun /* PA22 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[3] */
49*4882a593Smuzhiyun /* PA21 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[4] */
50*4882a593Smuzhiyun /* PA20 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[5] */
51*4882a593Smuzhiyun /* PA19 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[6] */
52*4882a593Smuzhiyun /* PA18 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXD[7] */
53*4882a593Smuzhiyun /* PA17 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[7] */
54*4882a593Smuzhiyun /* PA16 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[6] */
55*4882a593Smuzhiyun /* PA15 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[5] */
56*4882a593Smuzhiyun /* PA14 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[4] */
57*4882a593Smuzhiyun /* PA13 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[3] */
58*4882a593Smuzhiyun /* PA12 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[2] */
59*4882a593Smuzhiyun /* PA11 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[1] */
60*4882a593Smuzhiyun /* PA10 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXD[0] */
61*4882a593Smuzhiyun /* PA9 */ { 0, 1, 1, 1, 0, 0 }, /* FCC1 L1TXD */
62*4882a593Smuzhiyun /* PA8 */ { 0, 1, 1, 0, 0, 0 }, /* FCC1 L1RXD */
63*4882a593Smuzhiyun /* PA7 */ { 0, 0, 0, 1, 0, 0 }, /* PA7 */
64*4882a593Smuzhiyun /* PA6 */ { 0, 1, 1, 1, 0, 0 }, /* TDM A1 L1RSYNC */
65*4882a593Smuzhiyun /* PA5 */ { 0, 0, 0, 1, 0, 0 }, /* PA5 */
66*4882a593Smuzhiyun /* PA4 */ { 0, 0, 0, 1, 0, 0 }, /* PA4 */
67*4882a593Smuzhiyun /* PA3 */ { 0, 0, 0, 1, 0, 0 }, /* PA3 */
68*4882a593Smuzhiyun /* PA2 */ { 0, 0, 0, 1, 0, 0 }, /* PA2 */
69*4882a593Smuzhiyun /* PA1 */ { 1, 0, 0, 0, 0, 0 }, /* FREERUN */
70*4882a593Smuzhiyun /* PA0 */ { 0, 0, 0, 1, 0, 0 } /* PA0 */
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Port B configuration */
74*4882a593Smuzhiyun { /* conf ppar psor pdir podr pdat */
75*4882a593Smuzhiyun /* PB31 */ { 1, 1, 0, 1, 0, 0 }, /* FCC2 MII TX_ER */
76*4882a593Smuzhiyun /* PB30 */ { 1, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_DV */
77*4882a593Smuzhiyun /* PB29 */ { 1, 1, 1, 1, 0, 0 }, /* FCC2 MII TX_EN */
78*4882a593Smuzhiyun /* PB28 */ { 1, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_ER */
79*4882a593Smuzhiyun /* PB27 */ { 1, 1, 0, 0, 0, 0 }, /* FCC2 MII COL */
80*4882a593Smuzhiyun /* PB26 */ { 1, 1, 0, 0, 0, 0 }, /* FCC2 MII CRS */
81*4882a593Smuzhiyun /* PB25 */ { 1, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[3] */
82*4882a593Smuzhiyun /* PB24 */ { 1, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[2] */
83*4882a593Smuzhiyun /* PB23 */ { 1, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[1] */
84*4882a593Smuzhiyun /* PB22 */ { 1, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[0] */
85*4882a593Smuzhiyun /* PB21 */ { 1, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[0] */
86*4882a593Smuzhiyun /* PB20 */ { 1, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[1] */
87*4882a593Smuzhiyun /* PB19 */ { 1, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[2] */
88*4882a593Smuzhiyun /* PB18 */ { 1, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[3] */
89*4882a593Smuzhiyun /* PB17 */ { 0, 1, 0, 0, 0, 0 }, /* FCC3:RX_DIV */
90*4882a593Smuzhiyun /* PB16 */ { 0, 1, 0, 0, 0, 0 }, /* FCC3:RX_ERR */
91*4882a593Smuzhiyun /* PB15 */ { 0, 1, 0, 1, 0, 0 }, /* FCC3:TX_ERR */
92*4882a593Smuzhiyun /* PB14 */ { 0, 1, 0, 1, 0, 0 }, /* FCC3:TX_EN */
93*4882a593Smuzhiyun /* PB13 */ { 0, 1, 0, 0, 0, 0 }, /* FCC3:COL */
94*4882a593Smuzhiyun /* PB12 */ { 0, 1, 0, 0, 0, 0 }, /* FCC3:CRS */
95*4882a593Smuzhiyun /* PB11 */ { 0, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
96*4882a593Smuzhiyun /* PB10 */ { 0, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
97*4882a593Smuzhiyun /* PB9 */ { 0, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
98*4882a593Smuzhiyun /* PB8 */ { 0, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
99*4882a593Smuzhiyun /* PB7 */ { 0, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
100*4882a593Smuzhiyun /* PB6 */ { 0, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
101*4882a593Smuzhiyun /* PB5 */ { 0, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
102*4882a593Smuzhiyun /* PB4 */ { 0, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
103*4882a593Smuzhiyun /* PB3 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
104*4882a593Smuzhiyun /* PB2 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
105*4882a593Smuzhiyun /* PB1 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
106*4882a593Smuzhiyun /* PB0 */ { 0, 0, 0, 0, 0, 0 } /* pin doesn't exist */
107*4882a593Smuzhiyun },
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Port C */
110*4882a593Smuzhiyun { /* conf ppar psor pdir podr pdat */
111*4882a593Smuzhiyun /* PC31 */ { 0, 0, 0, 1, 0, 0 }, /* PC31 */
112*4882a593Smuzhiyun /* PC30 */ { 0, 0, 0, 1, 0, 0 }, /* PC30 */
113*4882a593Smuzhiyun /* PC29 */ { 0, 1, 1, 0, 0, 0 }, /* SCC1 EN *CLSN */
114*4882a593Smuzhiyun /* PC28 */ { 0, 0, 0, 1, 0, 0 }, /* PC28 */
115*4882a593Smuzhiyun /* PC27 */ { 0, 0, 0, 1, 0, 0 }, /* UART Clock in */
116*4882a593Smuzhiyun /* PC26 */ { 0, 0, 0, 1, 0, 0 }, /* PC26 */
117*4882a593Smuzhiyun /* PC25 */ { 0, 0, 0, 1, 0, 0 }, /* PC25 */
118*4882a593Smuzhiyun /* PC24 */ { 0, 0, 0, 1, 0, 0 }, /* PC24 */
119*4882a593Smuzhiyun /* PC23 */ { 0, 1, 0, 1, 0, 0 }, /* ATMTFCLK */
120*4882a593Smuzhiyun /* PC22 */ { 0, 1, 0, 0, 0, 0 }, /* ATMRFCLK */
121*4882a593Smuzhiyun /* PC21 */ { 0, 1, 0, 0, 0, 0 }, /* SCC1 EN RXCLK */
122*4882a593Smuzhiyun /* PC20 */ { 0, 1, 0, 0, 0, 0 }, /* SCC1 EN TXCLK */
123*4882a593Smuzhiyun /* PC19 */ { 1, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_CLK CLK13 */
124*4882a593Smuzhiyun /* PC18 */ { 1, 1, 0, 0, 0, 0 }, /* FCC Tx Clock (CLK14) */
125*4882a593Smuzhiyun /* PC17 */ { 0, 0, 0, 1, 0, 0 }, /* PC17 */
126*4882a593Smuzhiyun /* PC16 */ { 0, 1, 0, 0, 0, 0 }, /* FCC Tx Clock (CLK16) */
127*4882a593Smuzhiyun /* PC15 */ { 1, 1, 0, 0, 0, 0 }, /* PC15 */
128*4882a593Smuzhiyun /* PC14 */ { 0, 1, 0, 0, 0, 0 }, /* SCC1 EN *CD */
129*4882a593Smuzhiyun /* PC13 */ { 0, 0, 0, 1, 0, 0 }, /* PC13 */
130*4882a593Smuzhiyun /* PC12 */ { 0, 1, 0, 1, 0, 0 }, /* PC12 */
131*4882a593Smuzhiyun /* PC11 */ { 0, 0, 0, 1, 0, 0 }, /* LXT971 transmit control */
132*4882a593Smuzhiyun /* PC10 */ { 1, 0, 0, 1, 0, 0 }, /* FETHMDC */
133*4882a593Smuzhiyun /* PC9 */ { 1, 0, 0, 0, 0, 0 }, /* FETHMDIO */
134*4882a593Smuzhiyun /* PC8 */ { 0, 0, 0, 1, 0, 0 }, /* PC8 */
135*4882a593Smuzhiyun /* PC7 */ { 0, 0, 0, 1, 0, 0 }, /* PC7 */
136*4882a593Smuzhiyun /* PC6 */ { 0, 0, 0, 1, 0, 0 }, /* PC6 */
137*4882a593Smuzhiyun /* PC5 */ { 0, 0, 0, 1, 0, 0 }, /* PC5 */
138*4882a593Smuzhiyun /* PC4 */ { 0, 0, 0, 1, 0, 0 }, /* PC4 */
139*4882a593Smuzhiyun /* PC3 */ { 0, 0, 0, 1, 0, 0 }, /* PC3 */
140*4882a593Smuzhiyun /* PC2 */ { 0, 0, 0, 1, 0, 1 }, /* ENET FDE */
141*4882a593Smuzhiyun /* PC1 */ { 0, 0, 0, 1, 0, 0 }, /* ENET DSQE */
142*4882a593Smuzhiyun /* PC0 */ { 0, 0, 0, 1, 0, 0 }, /* ENET LBK */
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Port D */
146*4882a593Smuzhiyun { /* conf ppar psor pdir podr pdat */
147*4882a593Smuzhiyun /* PD31 */ { 1, 1, 0, 0, 0, 0 }, /* SCC1 EN RxD */
148*4882a593Smuzhiyun /* PD30 */ { 1, 1, 1, 1, 0, 0 }, /* SCC1 EN TxD */
149*4882a593Smuzhiyun /* PD29 */ { 1, 1, 0, 1, 0, 0 }, /* SCC1 EN TENA */
150*4882a593Smuzhiyun /* PD28 */ { 0, 1, 0, 0, 0, 0 }, /* PD28 */
151*4882a593Smuzhiyun /* PD27 */ { 0, 1, 1, 1, 0, 0 }, /* PD27 */
152*4882a593Smuzhiyun /* PD26 */ { 0, 0, 0, 1, 0, 0 }, /* PD26 */
153*4882a593Smuzhiyun /* PD25 */ { 0, 0, 0, 1, 0, 0 }, /* PD25 */
154*4882a593Smuzhiyun /* PD24 */ { 0, 0, 0, 1, 0, 0 }, /* PD24 */
155*4882a593Smuzhiyun /* PD23 */ { 0, 0, 0, 1, 0, 0 }, /* PD23 */
156*4882a593Smuzhiyun /* PD22 */ { 0, 0, 0, 1, 0, 0 }, /* PD22 */
157*4882a593Smuzhiyun /* PD21 */ { 0, 0, 0, 1, 0, 0 }, /* PD21 */
158*4882a593Smuzhiyun /* PD20 */ { 0, 0, 0, 1, 0, 0 }, /* PD20 */
159*4882a593Smuzhiyun /* PD19 */ { 0, 0, 0, 1, 0, 0 }, /* PD19 */
160*4882a593Smuzhiyun /* PD18 */ { 0, 0, 0, 1, 0, 0 }, /* PD18 */
161*4882a593Smuzhiyun /* PD17 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXPRTY */
162*4882a593Smuzhiyun /* PD16 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXPRTY */
163*4882a593Smuzhiyun /* PD15 */ { 0, 1, 1, 0, 1, 0 }, /* I2C SDA */
164*4882a593Smuzhiyun /* PD14 */ { 0, 0, 0, 1, 0, 0 }, /* LED */
165*4882a593Smuzhiyun /* PD13 */ { 0, 0, 0, 0, 0, 0 }, /* PD13 */
166*4882a593Smuzhiyun /* PD12 */ { 0, 0, 0, 0, 0, 0 }, /* PD12 */
167*4882a593Smuzhiyun /* PD11 */ { 0, 0, 0, 0, 0, 0 }, /* PD11 */
168*4882a593Smuzhiyun /* PD10 */ { 0, 0, 0, 0, 0, 0 }, /* PD10 */
169*4882a593Smuzhiyun /* PD9 */ { 0, 1, 0, 1, 0, 0 }, /* SMC1 TXD */
170*4882a593Smuzhiyun /* PD8 */ { 0, 1, 0, 0, 0, 0 }, /* SMC1 RXD */
171*4882a593Smuzhiyun /* PD7 */ { 0, 0, 0, 1, 0, 1 }, /* PD7 */
172*4882a593Smuzhiyun /* PD6 */ { 0, 0, 0, 1, 0, 1 }, /* PD6 */
173*4882a593Smuzhiyun /* PD5 */ { 0, 0, 0, 1, 0, 1 }, /* PD5 */
174*4882a593Smuzhiyun /* PD4 */ { 0, 0, 0, 1, 0, 1 }, /* PD4 */
175*4882a593Smuzhiyun /* PD3 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
176*4882a593Smuzhiyun /* PD2 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
177*4882a593Smuzhiyun /* PD1 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
178*4882a593Smuzhiyun /* PD0 */ { 0, 0, 0, 0, 0, 0 } /* pin doesn't exist */
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
checkboard(void)182*4882a593Smuzhiyun int checkboard (void)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
185*4882a593Smuzhiyun char buf[32];
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* PCI slot in USER bits CSR[6:7] by convention. */
188*4882a593Smuzhiyun uint pci_slot = get_pci_slot ();
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
191*4882a593Smuzhiyun uint pci1_32 = gur->pordevsr & 0x10000; /* PORDEVSR[15] */
192*4882a593Smuzhiyun uint pci1_clk_sel = gur->porpllsr & 0x8000; /* PORPLLSR[16] */
193*4882a593Smuzhiyun uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun uint pci1_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun uint cpu_board_rev = get_cpu_board_revision ();
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun printf ("Board: CDS Version 0x%02x, PCI Slot %d\n",
200*4882a593Smuzhiyun get_board_version (), pci_slot);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun printf ("CPU Board Revision %d.%d (0x%04x)\n",
203*4882a593Smuzhiyun MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
204*4882a593Smuzhiyun MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun printf("PCI1: %d bit, %s MHz, %s\n",
207*4882a593Smuzhiyun (pci1_32) ? 32 : 64,
208*4882a593Smuzhiyun strmhz(buf, pci1_speed),
209*4882a593Smuzhiyun pci1_clk_sel ? "sync" : "async");
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (pci_dual) {
212*4882a593Smuzhiyun printf("PCI2: 32 bit, 66 MHz, %s\n",
213*4882a593Smuzhiyun pci2_clk_sel ? "sync" : "async");
214*4882a593Smuzhiyun } else {
215*4882a593Smuzhiyun printf("PCI2: disabled\n");
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * Initialize local bus.
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun local_bus_init ();
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * Initialize Local Bus
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun void
local_bus_init(void)230*4882a593Smuzhiyun local_bus_init(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
233*4882a593Smuzhiyun volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun uint clkdiv;
236*4882a593Smuzhiyun uint lbc_hz;
237*4882a593Smuzhiyun sys_info_t sysinfo;
238*4882a593Smuzhiyun uint temp_lbcdll;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * Errata LBC11.
242*4882a593Smuzhiyun * Fix Local Bus clock glitch when DLL is enabled.
243*4882a593Smuzhiyun *
244*4882a593Smuzhiyun * If localbus freq is < 66MHz, DLL bypass mode must be used.
245*4882a593Smuzhiyun * If localbus freq is > 133MHz, DLL can be safely enabled.
246*4882a593Smuzhiyun * Between 66 and 133, the DLL is enabled with an override workaround.
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun get_sys_info(&sysinfo);
250*4882a593Smuzhiyun clkdiv = lbc->lcrr & LCRR_CLKDIV;
251*4882a593Smuzhiyun lbc_hz = sysinfo.freq_systembus / 1000000 / clkdiv;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (lbc_hz < 66) {
254*4882a593Smuzhiyun lbc->lcrr |= LCRR_DBYP; /* DLL Bypass */
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun } else if (lbc_hz >= 133) {
257*4882a593Smuzhiyun lbc->lcrr &= (~LCRR_DBYP); /* DLL Enabled */
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun } else {
260*4882a593Smuzhiyun lbc->lcrr &= (~LCRR_DBYP); /* DLL Enabled */
261*4882a593Smuzhiyun udelay(200);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun * Sample LBC DLL ctrl reg, upshift it to set the
265*4882a593Smuzhiyun * override bits.
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun temp_lbcdll = gur->lbcdllcr;
268*4882a593Smuzhiyun gur->lbcdllcr = (((temp_lbcdll & 0xff) << 16) | 0x80000000);
269*4882a593Smuzhiyun asm("sync;isync;msync");
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun * Initialize SDRAM memory on the Local Bus.
275*4882a593Smuzhiyun */
lbc_sdram_init(void)276*4882a593Smuzhiyun void lbc_sdram_init(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun uint idx;
281*4882a593Smuzhiyun volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
282*4882a593Smuzhiyun uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
283*4882a593Smuzhiyun uint cpu_board_rev;
284*4882a593Smuzhiyun uint lsdmr_common;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun puts("LBC SDRAM: ");
287*4882a593Smuzhiyun print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
288*4882a593Smuzhiyun "\n ");
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * Setup SDRAM Base and Option Registers
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
294*4882a593Smuzhiyun set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
295*4882a593Smuzhiyun lbc->lbcr = CONFIG_SYS_LBC_LBCR;
296*4882a593Smuzhiyun asm("msync");
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun lbc->lsrt = CONFIG_SYS_LBC_LSRT;
299*4882a593Smuzhiyun lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
300*4882a593Smuzhiyun asm("msync");
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * Determine which address lines to use baed on CPU board rev.
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun cpu_board_rev = get_cpu_board_revision();
306*4882a593Smuzhiyun lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
307*4882a593Smuzhiyun if (cpu_board_rev == MPC85XX_CPU_BOARD_REV_1_0) {
308*4882a593Smuzhiyun lsdmr_common |= LSDMR_BSMA1617;
309*4882a593Smuzhiyun } else if (cpu_board_rev == MPC85XX_CPU_BOARD_REV_1_1) {
310*4882a593Smuzhiyun lsdmr_common |= LSDMR_BSMA1516;
311*4882a593Smuzhiyun } else {
312*4882a593Smuzhiyun /*
313*4882a593Smuzhiyun * Assume something unable to identify itself is
314*4882a593Smuzhiyun * really old, and likely has lines 16/17 mapped.
315*4882a593Smuzhiyun */
316*4882a593Smuzhiyun lsdmr_common |= LSDMR_BSMA1617;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun * Issue PRECHARGE ALL command.
321*4882a593Smuzhiyun */
322*4882a593Smuzhiyun lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
323*4882a593Smuzhiyun asm("sync;msync");
324*4882a593Smuzhiyun *sdram_addr = 0xff;
325*4882a593Smuzhiyun ppcDcbf((unsigned long) sdram_addr);
326*4882a593Smuzhiyun udelay(100);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /*
329*4882a593Smuzhiyun * Issue 8 AUTO REFRESH commands.
330*4882a593Smuzhiyun */
331*4882a593Smuzhiyun for (idx = 0; idx < 8; idx++) {
332*4882a593Smuzhiyun lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
333*4882a593Smuzhiyun asm("sync;msync");
334*4882a593Smuzhiyun *sdram_addr = 0xff;
335*4882a593Smuzhiyun ppcDcbf((unsigned long) sdram_addr);
336*4882a593Smuzhiyun udelay(100);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /*
340*4882a593Smuzhiyun * Issue 8 MODE-set command.
341*4882a593Smuzhiyun */
342*4882a593Smuzhiyun lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
343*4882a593Smuzhiyun asm("sync;msync");
344*4882a593Smuzhiyun *sdram_addr = 0xff;
345*4882a593Smuzhiyun ppcDcbf((unsigned long) sdram_addr);
346*4882a593Smuzhiyun udelay(100);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun * Issue NORMAL OP command.
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
352*4882a593Smuzhiyun asm("sync;msync");
353*4882a593Smuzhiyun *sdram_addr = 0xff;
354*4882a593Smuzhiyun ppcDcbf((unsigned long) sdram_addr);
355*4882a593Smuzhiyun udelay(200); /* Overkill. Must wait > 200 bus cycles */
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun #endif /* enable SDRAM init */
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #ifdef CONFIG_PCI
361*4882a593Smuzhiyun /* For some reason the Tundra PCI bridge shows up on itself as a
362*4882a593Smuzhiyun * different device. Work around that by refusing to configure it
363*4882a593Smuzhiyun */
dummy_func(struct pci_controller * hose,pci_dev_t dev,struct pci_config_table * tab)364*4882a593Smuzhiyun void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static struct pci_config_table pci_mpc85xxcds_config_table[] = {
367*4882a593Smuzhiyun {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
368*4882a593Smuzhiyun {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
369*4882a593Smuzhiyun {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
370*4882a593Smuzhiyun mpc85xx_config_via_usbide, {0,0,0}},
371*4882a593Smuzhiyun {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
372*4882a593Smuzhiyun mpc85xx_config_via_usb, {0,0,0}},
373*4882a593Smuzhiyun {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
374*4882a593Smuzhiyun mpc85xx_config_via_usb2, {0,0,0}},
375*4882a593Smuzhiyun {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
376*4882a593Smuzhiyun mpc85xx_config_via_power, {0,0,0}},
377*4882a593Smuzhiyun {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
378*4882a593Smuzhiyun mpc85xx_config_via_ac97, {0,0,0}},
379*4882a593Smuzhiyun {},
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static struct pci_controller hose[] = {
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun config_table: pci_mpc85xxcds_config_table,
386*4882a593Smuzhiyun },
387*4882a593Smuzhiyun #ifdef CONFIG_MPC85XX_PCI2
388*4882a593Smuzhiyun {},
389*4882a593Smuzhiyun #endif
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun void
pci_init_board(void)395*4882a593Smuzhiyun pci_init_board(void)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun #ifdef CONFIG_PCI
398*4882a593Smuzhiyun pci_mpc85xx_init(hose);
399*4882a593Smuzhiyun #endif
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
403*4882a593Smuzhiyun void
ft_pci_setup(void * blob,bd_t * bd)404*4882a593Smuzhiyun ft_pci_setup(void *blob, bd_t *bd)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun int node, tmp[2];
407*4882a593Smuzhiyun const char *path;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun node = fdt_path_offset(blob, "/aliases");
410*4882a593Smuzhiyun tmp[0] = 0;
411*4882a593Smuzhiyun if (node >= 0) {
412*4882a593Smuzhiyun #ifdef CONFIG_PCI1
413*4882a593Smuzhiyun path = fdt_getprop(blob, node, "pci0", NULL);
414*4882a593Smuzhiyun if (path) {
415*4882a593Smuzhiyun tmp[1] = hose[0].last_busno - hose[0].first_busno;
416*4882a593Smuzhiyun do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun #endif
419*4882a593Smuzhiyun #ifdef CONFIG_MPC85XX_PCI2
420*4882a593Smuzhiyun path = fdt_getprop(blob, node, "pci1", NULL);
421*4882a593Smuzhiyun if (path) {
422*4882a593Smuzhiyun tmp[1] = hose[1].last_busno - hose[1].first_busno;
423*4882a593Smuzhiyun do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun #endif
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun #endif
429