xref: /OK3568_Linux_fs/u-boot/board/freescale/mpc8548cds/mpc8548cds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2004, 2007, 2009-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <pci.h>
11*4882a593Smuzhiyun #include <asm/processor.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/immap_85xx.h>
14*4882a593Smuzhiyun #include <asm/fsl_pci.h>
15*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
16*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
17*4882a593Smuzhiyun #include <miiphy.h>
18*4882a593Smuzhiyun #include <linux/libfdt.h>
19*4882a593Smuzhiyun #include <fdt_support.h>
20*4882a593Smuzhiyun #include <tsec.h>
21*4882a593Smuzhiyun #include <fsl_mdio.h>
22*4882a593Smuzhiyun #include <netdev.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "../common/cadmus.h"
25*4882a593Smuzhiyun #include "../common/eeprom.h"
26*4882a593Smuzhiyun #include "../common/via.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun void local_bus_init(void);
29*4882a593Smuzhiyun 
checkboard(void)30*4882a593Smuzhiyun int checkboard (void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
33*4882a593Smuzhiyun 	volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/* PCI slot in USER bits CSR[6:7] by convention. */
36*4882a593Smuzhiyun 	uint pci_slot = get_pci_slot ();
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	uint cpu_board_rev = get_cpu_board_revision ();
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	puts("Board: MPC8548CDS");
41*4882a593Smuzhiyun 	printf(" Carrier Rev: 0x%02x, PCI Slot %d\n",
42*4882a593Smuzhiyun 			get_board_version(), pci_slot);
43*4882a593Smuzhiyun 	printf("       Daughtercard Rev: %d.%d (0x%04x)\n",
44*4882a593Smuzhiyun 		MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
45*4882a593Smuzhiyun 		MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
46*4882a593Smuzhiyun 	/*
47*4882a593Smuzhiyun 	 * Initialize local bus.
48*4882a593Smuzhiyun 	 */
49*4882a593Smuzhiyun 	local_bus_init ();
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/*
52*4882a593Smuzhiyun 	 * Hack TSEC 3 and 4 IO voltages.
53*4882a593Smuzhiyun 	 */
54*4882a593Smuzhiyun 	gur->tsec34ioovcr = 0xe7e0;	/*  1110 0111 1110 0xxx */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	ecm->eedr = 0xffffffff;		/* clear ecm errors */
57*4882a593Smuzhiyun 	ecm->eeer = 0xffffffff;		/* enable ecm errors */
58*4882a593Smuzhiyun 	return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun  * Initialize Local Bus
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun void
local_bus_init(void)65*4882a593Smuzhiyun local_bus_init(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
68*4882a593Smuzhiyun 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	uint clkdiv;
71*4882a593Smuzhiyun 	sys_info_t sysinfo;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	get_sys_info(&sysinfo);
74*4882a593Smuzhiyun 	clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	gur->lbiuiplldcr1 = 0x00078080;
77*4882a593Smuzhiyun 	if (clkdiv == 16) {
78*4882a593Smuzhiyun 		gur->lbiuiplldcr0 = 0x7c0f1bf0;
79*4882a593Smuzhiyun 	} else if (clkdiv == 8) {
80*4882a593Smuzhiyun 		gur->lbiuiplldcr0 = 0x6c0f1bf0;
81*4882a593Smuzhiyun 	} else if (clkdiv == 4) {
82*4882a593Smuzhiyun 		gur->lbiuiplldcr0 = 0x5c0f1bf0;
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	lbc->lcrr |= 0x00030000;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	asm("sync;isync;msync");
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	lbc->ltesr = 0xffffffff;	/* Clear LBC error interrupts */
90*4882a593Smuzhiyun 	lbc->lteir = 0xffffffff;	/* Enable LBC error interrupts */
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * Initialize SDRAM memory on the Local Bus.
95*4882a593Smuzhiyun  */
lbc_sdram_init(void)96*4882a593Smuzhiyun void lbc_sdram_init(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	uint idx;
101*4882a593Smuzhiyun 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
102*4882a593Smuzhiyun 	uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
103*4882a593Smuzhiyun 	uint lsdmr_common;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	puts("LBC SDRAM: ");
106*4882a593Smuzhiyun 	print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
107*4882a593Smuzhiyun 		   "\n");
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/*
110*4882a593Smuzhiyun 	 * Setup SDRAM Base and Option Registers
111*4882a593Smuzhiyun 	 */
112*4882a593Smuzhiyun 	set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
113*4882a593Smuzhiyun 	set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
114*4882a593Smuzhiyun 	lbc->lbcr = CONFIG_SYS_LBC_LBCR;
115*4882a593Smuzhiyun 	asm("msync");
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	lbc->lsrt = CONFIG_SYS_LBC_LSRT;
118*4882a593Smuzhiyun 	lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
119*4882a593Smuzhiyun 	asm("msync");
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/*
122*4882a593Smuzhiyun 	 * MPC8548 uses "new" 15-16 style addressing.
123*4882a593Smuzhiyun 	 */
124*4882a593Smuzhiyun 	lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
125*4882a593Smuzhiyun 	lsdmr_common |= LSDMR_BSMA1516;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/*
128*4882a593Smuzhiyun 	 * Issue PRECHARGE ALL command.
129*4882a593Smuzhiyun 	 */
130*4882a593Smuzhiyun 	lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
131*4882a593Smuzhiyun 	asm("sync;msync");
132*4882a593Smuzhiyun 	*sdram_addr = 0xff;
133*4882a593Smuzhiyun 	ppcDcbf((unsigned long) sdram_addr);
134*4882a593Smuzhiyun 	udelay(100);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/*
137*4882a593Smuzhiyun 	 * Issue 8 AUTO REFRESH commands.
138*4882a593Smuzhiyun 	 */
139*4882a593Smuzhiyun 	for (idx = 0; idx < 8; idx++) {
140*4882a593Smuzhiyun 		lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
141*4882a593Smuzhiyun 		asm("sync;msync");
142*4882a593Smuzhiyun 		*sdram_addr = 0xff;
143*4882a593Smuzhiyun 		ppcDcbf((unsigned long) sdram_addr);
144*4882a593Smuzhiyun 		udelay(100);
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/*
148*4882a593Smuzhiyun 	 * Issue 8 MODE-set command.
149*4882a593Smuzhiyun 	 */
150*4882a593Smuzhiyun 	lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
151*4882a593Smuzhiyun 	asm("sync;msync");
152*4882a593Smuzhiyun 	*sdram_addr = 0xff;
153*4882a593Smuzhiyun 	ppcDcbf((unsigned long) sdram_addr);
154*4882a593Smuzhiyun 	udelay(100);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/*
157*4882a593Smuzhiyun 	 * Issue NORMAL OP command.
158*4882a593Smuzhiyun 	 */
159*4882a593Smuzhiyun 	lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
160*4882a593Smuzhiyun 	asm("sync;msync");
161*4882a593Smuzhiyun 	*sdram_addr = 0xff;
162*4882a593Smuzhiyun 	ppcDcbf((unsigned long) sdram_addr);
163*4882a593Smuzhiyun 	udelay(200);    /* Overkill. Must wait > 200 bus cycles */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #endif	/* enable SDRAM init */
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
169*4882a593Smuzhiyun /* For some reason the Tundra PCI bridge shows up on itself as a
170*4882a593Smuzhiyun  * different device.  Work around that by refusing to configure it.
171*4882a593Smuzhiyun  */
dummy_func(struct pci_controller * hose,pci_dev_t dev,struct pci_config_table * tab)172*4882a593Smuzhiyun void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static struct pci_config_table pci_mpc85xxcds_config_table[] = {
175*4882a593Smuzhiyun 	{0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
176*4882a593Smuzhiyun 	{0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
177*4882a593Smuzhiyun 	{0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
178*4882a593Smuzhiyun 		mpc85xx_config_via_usbide, {0,0,0}},
179*4882a593Smuzhiyun 	{0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
180*4882a593Smuzhiyun 		mpc85xx_config_via_usb, {0,0,0}},
181*4882a593Smuzhiyun 	{0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
182*4882a593Smuzhiyun 		mpc85xx_config_via_usb2, {0,0,0}},
183*4882a593Smuzhiyun 	{0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
184*4882a593Smuzhiyun 		mpc85xx_config_via_power, {0,0,0}},
185*4882a593Smuzhiyun 	{0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
186*4882a593Smuzhiyun 		mpc85xx_config_via_ac97, {0,0,0}},
187*4882a593Smuzhiyun 	{},
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static struct pci_controller pci1_hose;
191*4882a593Smuzhiyun #endif	/* CONFIG_PCI */
192*4882a593Smuzhiyun 
pci_init_board(void)193*4882a593Smuzhiyun void pci_init_board(void)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
196*4882a593Smuzhiyun 	struct fsl_pci_info pci_info;
197*4882a593Smuzhiyun 	u32 devdisr, pordevsr, io_sel;
198*4882a593Smuzhiyun 	u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
199*4882a593Smuzhiyun 	int first_free_busno = 0;
200*4882a593Smuzhiyun 	char buf[32];
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	devdisr = in_be32(&gur->devdisr);
203*4882a593Smuzhiyun 	pordevsr = in_be32(&gur->pordevsr);
204*4882a593Smuzhiyun 	porpllsr = in_be32(&gur->porpllsr);
205*4882a593Smuzhiyun 	io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	debug ("   pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #ifdef CONFIG_PCI1
210*4882a593Smuzhiyun 	pci_speed = get_clock_freq ();	/* PCI PSPEED in [4:5] */
211*4882a593Smuzhiyun 	pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;	/* PORDEVSR[15] */
212*4882a593Smuzhiyun 	pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
213*4882a593Smuzhiyun 	pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
216*4882a593Smuzhiyun 		SET_STD_PCI_INFO(pci_info, 1);
217*4882a593Smuzhiyun 		set_next_law(pci_info.mem_phys,
218*4882a593Smuzhiyun 			law_size_bits(pci_info.mem_size), pci_info.law);
219*4882a593Smuzhiyun 		set_next_law(pci_info.io_phys,
220*4882a593Smuzhiyun 			law_size_bits(pci_info.io_size), pci_info.law);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
223*4882a593Smuzhiyun 		printf("PCI1: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
224*4882a593Smuzhiyun 			(pci_32) ? 32 : 64,
225*4882a593Smuzhiyun 			strmhz(buf, pci_speed),
226*4882a593Smuzhiyun 			pci_clk_sel ? "sync" : "async",
227*4882a593Smuzhiyun 			pci_agent ? "agent" : "host",
228*4882a593Smuzhiyun 			pci_arb ? "arbiter" : "external-arbiter",
229*4882a593Smuzhiyun 			pci_info.regs);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		pci1_hose.config_table = pci_mpc85xxcds_config_table;
232*4882a593Smuzhiyun 		first_free_busno = fsl_pci_init_port(&pci_info,
233*4882a593Smuzhiyun 					&pci1_hose, first_free_busno);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #ifdef CONFIG_PCIX_CHECK
236*4882a593Smuzhiyun 		if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) {
237*4882a593Smuzhiyun 			/* PCI-X init */
238*4882a593Smuzhiyun 			if (CONFIG_SYS_CLK_FREQ < 66000000)
239*4882a593Smuzhiyun 				printf("PCI-X will only work at 66 MHz\n");
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 			reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
242*4882a593Smuzhiyun 				| PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
243*4882a593Smuzhiyun 			pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
244*4882a593Smuzhiyun 		}
245*4882a593Smuzhiyun #endif
246*4882a593Smuzhiyun 	} else {
247*4882a593Smuzhiyun 		printf("PCI1: disabled\n");
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	puts("\n");
251*4882a593Smuzhiyun #else
252*4882a593Smuzhiyun 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #ifdef CONFIG_PCI2
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	uint pci2_clk_sel = porpllsr & 0x4000;	/* PORPLLSR[17] */
258*4882a593Smuzhiyun 	uint pci_dual = get_pci_dual ();	/* PCI DUAL in CM_PCI[3] */
259*4882a593Smuzhiyun 	if (pci_dual) {
260*4882a593Smuzhiyun 		printf("PCI2: 32 bit, 66 MHz, %s\n",
261*4882a593Smuzhiyun 			pci2_clk_sel ? "sync" : "async");
262*4882a593Smuzhiyun 	} else {
263*4882a593Smuzhiyun 		printf("PCI2: disabled\n");
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun #else
267*4882a593Smuzhiyun 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */
268*4882a593Smuzhiyun #endif /* CONFIG_PCI2 */
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	fsl_pcie_init_board(first_free_busno);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
configure_rgmii(void)273*4882a593Smuzhiyun void configure_rgmii(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	unsigned short temp;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* Change the resistors for the PHY */
278*4882a593Smuzhiyun 	/* This is needed to get the RGMII working for the 1.3+
279*4882a593Smuzhiyun 	 * CDS cards */
280*4882a593Smuzhiyun 	if (get_board_version() ==  0x13) {
281*4882a593Smuzhiyun 		miiphy_write(DEFAULT_MII_NAME,
282*4882a593Smuzhiyun 				TSEC1_PHY_ADDR, 29, 18);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		miiphy_read(DEFAULT_MII_NAME,
285*4882a593Smuzhiyun 				TSEC1_PHY_ADDR, 30, &temp);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		temp = (temp & 0xf03f);
288*4882a593Smuzhiyun 		temp |= 2 << 9;		/* 36 ohm */
289*4882a593Smuzhiyun 		temp |= 2 << 6;		/* 39 ohm */
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 		miiphy_write(DEFAULT_MII_NAME,
292*4882a593Smuzhiyun 				TSEC1_PHY_ADDR, 30, temp);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		miiphy_write(DEFAULT_MII_NAME,
295*4882a593Smuzhiyun 				TSEC1_PHY_ADDR, 29, 3);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		miiphy_write(DEFAULT_MII_NAME,
298*4882a593Smuzhiyun 				TSEC1_PHY_ADDR, 30, 0x8000);
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)304*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET
307*4882a593Smuzhiyun 	struct fsl_pq_mdio_info mdio_info;
308*4882a593Smuzhiyun 	struct tsec_info_struct tsec_info[4];
309*4882a593Smuzhiyun 	int num = 0;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
312*4882a593Smuzhiyun 	SET_STD_TSEC_INFO(tsec_info[num], 1);
313*4882a593Smuzhiyun 	num++;
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
316*4882a593Smuzhiyun 	SET_STD_TSEC_INFO(tsec_info[num], 2);
317*4882a593Smuzhiyun 	num++;
318*4882a593Smuzhiyun #endif
319*4882a593Smuzhiyun #ifdef CONFIG_TSEC3
320*4882a593Smuzhiyun 	/* initialize TSEC3 only if Carrier is 1.3 or above on CDS */
321*4882a593Smuzhiyun 	if (get_board_version() >= 0x13) {
322*4882a593Smuzhiyun 		SET_STD_TSEC_INFO(tsec_info[num], 3);
323*4882a593Smuzhiyun 		tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
324*4882a593Smuzhiyun 		num++;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun #endif
327*4882a593Smuzhiyun #ifdef CONFIG_TSEC4
328*4882a593Smuzhiyun 	/* initialize TSEC4 only if Carrier is 1.3 or above on CDS */
329*4882a593Smuzhiyun 	if (get_board_version() >= 0x13) {
330*4882a593Smuzhiyun 		SET_STD_TSEC_INFO(tsec_info[num], 4);
331*4882a593Smuzhiyun 		tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
332*4882a593Smuzhiyun 		num++;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun #endif
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (!num) {
337*4882a593Smuzhiyun 		printf("No TSECs initialized\n");
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 		return 0;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
343*4882a593Smuzhiyun 	mdio_info.name = DEFAULT_MII_NAME;
344*4882a593Smuzhiyun 	fsl_pq_mdio_init(bis, &mdio_info);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	tsec_eth_init(bis, tsec_info, num);
347*4882a593Smuzhiyun 	configure_rgmii();
348*4882a593Smuzhiyun #endif
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	return pci_eth_init(bis);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_pci_setup(void * blob,bd_t * bd)354*4882a593Smuzhiyun void ft_pci_setup(void *blob, bd_t *bd)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	FT_FSL_PCI_SETUP;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun #endif
359