xref: /OK3568_Linux_fs/u-boot/board/freescale/mpc8536ds/mpc8536ds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <command.h>
9*4882a593Smuzhiyun #include <pci.h>
10*4882a593Smuzhiyun #include <asm/processor.h>
11*4882a593Smuzhiyun #include <asm/mmu.h>
12*4882a593Smuzhiyun #include <asm/cache.h>
13*4882a593Smuzhiyun #include <asm/immap_85xx.h>
14*4882a593Smuzhiyun #include <asm/fsl_pci.h>
15*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
18*4882a593Smuzhiyun #include <spd.h>
19*4882a593Smuzhiyun #include <miiphy.h>
20*4882a593Smuzhiyun #include <linux/libfdt.h>
21*4882a593Smuzhiyun #include <spd_sdram.h>
22*4882a593Smuzhiyun #include <fdt_support.h>
23*4882a593Smuzhiyun #include <fsl_mdio.h>
24*4882a593Smuzhiyun #include <tsec.h>
25*4882a593Smuzhiyun #include <netdev.h>
26*4882a593Smuzhiyun #include <sata.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "../common/sgmii_riser.h"
29*4882a593Smuzhiyun 
board_early_init_f(void)30*4882a593Smuzhiyun int board_early_init_f (void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun #ifdef CONFIG_MMC
33*4882a593Smuzhiyun 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	setbits_be32(&gur->pmuxcr,
36*4882a593Smuzhiyun 			(MPC85xx_PMUXCR_SDHC_CD |
37*4882a593Smuzhiyun 			 MPC85xx_PMUXCR_SDHC_WP));
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/* The MPC8536DS board insert the SDHC_WP pin for erratum NMG_eSDHC118,
40*4882a593Smuzhiyun 	 * however, this erratum only applies to MPC8536 Rev1.0.
41*4882a593Smuzhiyun 	 * So set SDHC_WP to active-low when use MPC8536 Rev1.1 and greater.*/
42*4882a593Smuzhiyun 	if ((((SVR_MAJ(get_svr()) & 0x7) == 0x1) &&
43*4882a593Smuzhiyun 			(SVR_MIN(get_svr()) >= 0x1))
44*4882a593Smuzhiyun 			|| (SVR_MAJ(get_svr() & 0x7) > 0x1))
45*4882a593Smuzhiyun 		setbits_be32(&gur->gencfgr, MPC85xx_GENCFGR_SDHC_WP_INV);
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 	return 0;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
checkboard(void)50*4882a593Smuzhiyun int checkboard (void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	u8 vboot;
53*4882a593Smuzhiyun 	u8 *pixis_base = (u8 *)PIXIS_BASE;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	printf("Board: MPC8536DS Sys ID: 0x%02x, "
56*4882a593Smuzhiyun 		"Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
57*4882a593Smuzhiyun 		in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
58*4882a593Smuzhiyun 		in_8(pixis_base + PIXIS_PVER));
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	vboot = in_8(pixis_base + PIXIS_VBOOT);
61*4882a593Smuzhiyun 	switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
62*4882a593Smuzhiyun 		case PIXIS_VBOOT_LBMAP_NOR0:
63*4882a593Smuzhiyun 			puts ("vBank: 0\n");
64*4882a593Smuzhiyun 			break;
65*4882a593Smuzhiyun 		case PIXIS_VBOOT_LBMAP_NOR1:
66*4882a593Smuzhiyun 			puts ("vBank: 1\n");
67*4882a593Smuzhiyun 			break;
68*4882a593Smuzhiyun 		case PIXIS_VBOOT_LBMAP_NOR2:
69*4882a593Smuzhiyun 			puts ("vBank: 2\n");
70*4882a593Smuzhiyun 			break;
71*4882a593Smuzhiyun 		case PIXIS_VBOOT_LBMAP_NOR3:
72*4882a593Smuzhiyun 			puts ("vBank: 3\n");
73*4882a593Smuzhiyun 			break;
74*4882a593Smuzhiyun 		case PIXIS_VBOOT_LBMAP_PJET:
75*4882a593Smuzhiyun 			puts ("Promjet\n");
76*4882a593Smuzhiyun 			break;
77*4882a593Smuzhiyun 		case PIXIS_VBOOT_LBMAP_NAND:
78*4882a593Smuzhiyun 			puts ("NAND\n");
79*4882a593Smuzhiyun 			break;
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #if !defined(CONFIG_SPD_EEPROM)
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun  * Fixed sdram init -- doesn't use serial presence detect.
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun 
fixed_sdram(void)90*4882a593Smuzhiyun phys_size_t fixed_sdram (void)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
93*4882a593Smuzhiyun 	struct ccsr_ddr __iomem *ddr = &immap->im_ddr;
94*4882a593Smuzhiyun 	uint d_init;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
97*4882a593Smuzhiyun 	ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
100*4882a593Smuzhiyun 	ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
101*4882a593Smuzhiyun 	ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
102*4882a593Smuzhiyun 	ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
103*4882a593Smuzhiyun 	ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
104*4882a593Smuzhiyun 	ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
105*4882a593Smuzhiyun 	ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
106*4882a593Smuzhiyun 	ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
107*4882a593Smuzhiyun 	ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
108*4882a593Smuzhiyun 	ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #if defined (CONFIG_DDR_ECC)
111*4882a593Smuzhiyun 	ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
112*4882a593Smuzhiyun 	ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
113*4882a593Smuzhiyun 	ddr->err_sbe = CONFIG_SYS_DDR_SBE;
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun 	asm("sync;isync");
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	udelay(500);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
122*4882a593Smuzhiyun 	d_init = 1;
123*4882a593Smuzhiyun 	debug("DDR - 1st controller: memory initializing\n");
124*4882a593Smuzhiyun 	/*
125*4882a593Smuzhiyun 	 * Poll until memory is initialized.
126*4882a593Smuzhiyun 	 * 512 Meg at 400 might hit this 200 times or so.
127*4882a593Smuzhiyun 	 */
128*4882a593Smuzhiyun 	while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
129*4882a593Smuzhiyun 		udelay(1000);
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 	debug("DDR: memory initialized\n\n");
132*4882a593Smuzhiyun 	asm("sync; isync");
133*4882a593Smuzhiyun 	udelay(500);
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	return 512 * 1024 * 1024;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #ifdef CONFIG_PCI1
142*4882a593Smuzhiyun static struct pci_controller pci1_hose;
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #ifdef CONFIG_PCI
pci_init_board(void)146*4882a593Smuzhiyun void pci_init_board(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
149*4882a593Smuzhiyun 	struct fsl_pci_info pci_info;
150*4882a593Smuzhiyun 	u32 devdisr, pordevsr;
151*4882a593Smuzhiyun 	u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
152*4882a593Smuzhiyun 	int first_free_busno;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	first_free_busno = fsl_pcie_init_board(0);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #ifdef CONFIG_PCI1
157*4882a593Smuzhiyun 	devdisr = in_be32(&gur->devdisr);
158*4882a593Smuzhiyun 	pordevsr = in_be32(&gur->pordevsr);
159*4882a593Smuzhiyun 	porpllsr = in_be32(&gur->porpllsr);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	pci_speed = 66666000;
162*4882a593Smuzhiyun 	pci_32 = 1;
163*4882a593Smuzhiyun 	pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
164*4882a593Smuzhiyun 	pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
167*4882a593Smuzhiyun 		SET_STD_PCI_INFO(pci_info, 1);
168*4882a593Smuzhiyun 		set_next_law(pci_info.mem_phys,
169*4882a593Smuzhiyun 			law_size_bits(pci_info.mem_size), pci_info.law);
170*4882a593Smuzhiyun 		set_next_law(pci_info.io_phys,
171*4882a593Smuzhiyun 			law_size_bits(pci_info.io_size), pci_info.law);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
174*4882a593Smuzhiyun 		printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
175*4882a593Smuzhiyun 			(pci_32) ? 32 : 64,
176*4882a593Smuzhiyun 			(pci_speed == 33333000) ? "33" :
177*4882a593Smuzhiyun 			(pci_speed == 66666000) ? "66" : "unknown",
178*4882a593Smuzhiyun 			pci_clk_sel ? "sync" : "async",
179*4882a593Smuzhiyun 			pci_agent ? "agent" : "host",
180*4882a593Smuzhiyun 			pci_arb ? "arbiter" : "external-arbiter",
181*4882a593Smuzhiyun 			pci_info.regs);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 		first_free_busno = fsl_pci_init_port(&pci_info,
184*4882a593Smuzhiyun 					&pci1_hose, first_free_busno);
185*4882a593Smuzhiyun 	} else {
186*4882a593Smuzhiyun 		printf("PCI: disabled\n");
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	puts("\n");
190*4882a593Smuzhiyun #else
191*4882a593Smuzhiyun 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun 
board_early_init_r(void)196*4882a593Smuzhiyun int board_early_init_r(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
199*4882a593Smuzhiyun 	int flash_esel = find_tlb_idx((void *)flashbase, 1);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/*
202*4882a593Smuzhiyun 	 * Remap Boot flash + PROMJET region to caching-inhibited
203*4882a593Smuzhiyun 	 * so that flash can be erased properly.
204*4882a593Smuzhiyun 	 */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Flush d-cache and invalidate i-cache of any FLASH data */
207*4882a593Smuzhiyun 	flush_dcache();
208*4882a593Smuzhiyun 	invalidate_icache();
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (flash_esel == -1) {
211*4882a593Smuzhiyun 		/* very unlikely unless something is messed up */
212*4882a593Smuzhiyun 		puts("Error: Could not find TLB for FLASH BASE\n");
213*4882a593Smuzhiyun 		flash_esel = 1;	/* give our best effort to continue */
214*4882a593Smuzhiyun 	} else {
215*4882a593Smuzhiyun 		/* invalidate existing TLB entry for flash + promjet */
216*4882a593Smuzhiyun 		disable_tlb(flash_esel);
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,	/* tlb, epn, rpn */
220*4882a593Smuzhiyun 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,	/* perms, wimge */
221*4882a593Smuzhiyun 		0, flash_esel, BOOKE_PAGESZ_256M, 1);	/* ts, esel, tsize, iprot */
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)226*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET
229*4882a593Smuzhiyun 	struct fsl_pq_mdio_info mdio_info;
230*4882a593Smuzhiyun 	struct tsec_info_struct tsec_info[2];
231*4882a593Smuzhiyun 	int num = 0;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
234*4882a593Smuzhiyun 	SET_STD_TSEC_INFO(tsec_info[num], 1);
235*4882a593Smuzhiyun 	if (is_serdes_configured(SGMII_TSEC1)) {
236*4882a593Smuzhiyun 		puts("eTSEC1 is in sgmii mode.\n");
237*4882a593Smuzhiyun 		tsec_info[num].phyaddr = 0;
238*4882a593Smuzhiyun 		tsec_info[num].flags |= TSEC_SGMII;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 	num++;
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun #ifdef CONFIG_TSEC3
243*4882a593Smuzhiyun 	SET_STD_TSEC_INFO(tsec_info[num], 3);
244*4882a593Smuzhiyun 	if (is_serdes_configured(SGMII_TSEC3)) {
245*4882a593Smuzhiyun 		puts("eTSEC3 is in sgmii mode.\n");
246*4882a593Smuzhiyun 		tsec_info[num].phyaddr = 1;
247*4882a593Smuzhiyun 		tsec_info[num].flags |= TSEC_SGMII;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 	num++;
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (!num) {
253*4882a593Smuzhiyun 		printf("No TSECs initialized\n");
254*4882a593Smuzhiyun 		return 0;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #ifdef CONFIG_FSL_SGMII_RISER
258*4882a593Smuzhiyun 	if (is_serdes_configured(SGMII_TSEC1) ||
259*4882a593Smuzhiyun 	    is_serdes_configured(SGMII_TSEC3)) {
260*4882a593Smuzhiyun 		fsl_sgmii_riser_init(tsec_info, num);
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
265*4882a593Smuzhiyun 	mdio_info.name = DEFAULT_MII_NAME;
266*4882a593Smuzhiyun 	fsl_pq_mdio_init(bis, &mdio_info);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	tsec_eth_init(bis, tsec_info, num);
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun 	return pci_eth_init(bis);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)274*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	FT_FSL_PCI_SETUP;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #ifdef CONFIG_FSL_SGMII_RISER
281*4882a593Smuzhiyun 	fsl_sgmii_riser_fdt_fixup(blob);
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_MPH_USB
285*4882a593Smuzhiyun 	fsl_fdt_fixup_dr_usb(blob, bd);
286*4882a593Smuzhiyun #endif
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun #endif
291