1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2007 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Kevin Lam <kevin.lam@freescale.com>
4*4882a593Smuzhiyun * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <hwconfig.h>
11*4882a593Smuzhiyun #include <i2c.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/fsl_mpc83xx_serdes.h>
14*4882a593Smuzhiyun #include <fdt_support.h>
15*4882a593Smuzhiyun #include <spd_sdram.h>
16*4882a593Smuzhiyun #include <vsc7385.h>
17*4882a593Smuzhiyun #include <fsl_esdhc.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #if defined(CONFIG_SYS_DRAM_TEST)
22*4882a593Smuzhiyun int
testdram(void)23*4882a593Smuzhiyun testdram(void)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
26*4882a593Smuzhiyun uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
27*4882a593Smuzhiyun uint *p;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun printf("Testing DRAM from 0x%08x to 0x%08x\n",
30*4882a593Smuzhiyun CONFIG_SYS_MEMTEST_START,
31*4882a593Smuzhiyun CONFIG_SYS_MEMTEST_END);
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun printf("DRAM test phase 1:\n");
34*4882a593Smuzhiyun for (p = pstart; p < pend; p++)
35*4882a593Smuzhiyun *p = 0xaaaaaaaa;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun for (p = pstart; p < pend; p++) {
38*4882a593Smuzhiyun if (*p != 0xaaaaaaaa) {
39*4882a593Smuzhiyun printf("DRAM test fails at: %08x\n", (uint) p);
40*4882a593Smuzhiyun return 1;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun printf("DRAM test phase 2:\n");
45*4882a593Smuzhiyun for (p = pstart; p < pend; p++)
46*4882a593Smuzhiyun *p = 0x55555555;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun for (p = pstart; p < pend; p++) {
49*4882a593Smuzhiyun if (*p != 0x55555555) {
50*4882a593Smuzhiyun printf("DRAM test fails at: %08x\n", (uint) p);
51*4882a593Smuzhiyun return 1;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun printf("DRAM test passed.\n");
56*4882a593Smuzhiyun return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
61*4882a593Smuzhiyun void ddr_enable_ecc(unsigned int dram_size);
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun int fixed_sdram(void);
64*4882a593Smuzhiyun
dram_init(void)65*4882a593Smuzhiyun int dram_init(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
68*4882a593Smuzhiyun u32 msize = 0;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
71*4882a593Smuzhiyun return -ENXIO;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #if defined(CONFIG_SPD_EEPROM)
74*4882a593Smuzhiyun msize = spd_sdram();
75*4882a593Smuzhiyun #else
76*4882a593Smuzhiyun msize = fixed_sdram();
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
80*4882a593Smuzhiyun /* Initialize DDR ECC byte */
81*4882a593Smuzhiyun ddr_enable_ecc(msize * 1024 * 1024);
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun /* return total bus DDR size(bytes) */
84*4882a593Smuzhiyun gd->ram_size = msize * 1024 * 1024;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #if !defined(CONFIG_SPD_EEPROM)
90*4882a593Smuzhiyun /*************************************************************************
91*4882a593Smuzhiyun * fixed sdram init -- doesn't use serial presence detect.
92*4882a593Smuzhiyun ************************************************************************/
fixed_sdram(void)93*4882a593Smuzhiyun int fixed_sdram(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
96*4882a593Smuzhiyun u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
97*4882a593Smuzhiyun u32 msize_log2 = __ilog2(msize);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
100*4882a593Smuzhiyun im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE;
103*4882a593Smuzhiyun udelay(50000);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;
106*4882a593Smuzhiyun udelay(1000);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
109*4882a593Smuzhiyun im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
110*4882a593Smuzhiyun udelay(1000);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
113*4882a593Smuzhiyun im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
114*4882a593Smuzhiyun im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
115*4882a593Smuzhiyun im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
116*4882a593Smuzhiyun im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
117*4882a593Smuzhiyun im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
118*4882a593Smuzhiyun im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
119*4882a593Smuzhiyun im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
120*4882a593Smuzhiyun im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
121*4882a593Smuzhiyun sync();
122*4882a593Smuzhiyun udelay(1000);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
125*4882a593Smuzhiyun udelay(2000);
126*4882a593Smuzhiyun return CONFIG_SYS_DDR_SIZE;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun #endif /*!CONFIG_SYS_SPD_EEPROM */
129*4882a593Smuzhiyun
checkboard(void)130*4882a593Smuzhiyun int checkboard(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun puts("Board: Freescale MPC837xERDB\n");
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
board_early_init_f(void)136*4882a593Smuzhiyun int board_early_init_f(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun #ifdef CONFIG_FSL_SERDES
139*4882a593Smuzhiyun immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
140*4882a593Smuzhiyun u32 spridr = in_be32(&immr->sysconf.spridr);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* we check only part num, and don't look for CPU revisions */
143*4882a593Smuzhiyun switch (PARTID_NO_E(spridr)) {
144*4882a593Smuzhiyun case SPR_8377:
145*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
146*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
147*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
148*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
149*4882a593Smuzhiyun break;
150*4882a593Smuzhiyun case SPR_8378:
151*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
152*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
153*4882a593Smuzhiyun break;
154*4882a593Smuzhiyun case SPR_8379:
155*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
156*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
157*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA,
158*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
159*4882a593Smuzhiyun break;
160*4882a593Smuzhiyun default:
161*4882a593Smuzhiyun printf("serdes not configured: unknown CPU part number: "
162*4882a593Smuzhiyun "%04x\n", spridr >> 16);
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun #endif /* CONFIG_FSL_SERDES */
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
board_mmc_init(bd_t * bd)170*4882a593Smuzhiyun int board_mmc_init(bd_t *bd)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
173*4882a593Smuzhiyun char buffer[HWCONFIG_BUFFER_SIZE] = {0};
174*4882a593Smuzhiyun int esdhc_hwconfig_enabled = 0;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (env_get_f("hwconfig", buffer, sizeof(buffer)) > 0)
177*4882a593Smuzhiyun esdhc_hwconfig_enabled = hwconfig_f("esdhc", buffer);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (esdhc_hwconfig_enabled == 0)
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun clrsetbits_be32(&im->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD);
183*4882a593Smuzhiyun clrsetbits_be32(&im->sysconf.sicrh, SICRH_SPI, SICRH_SPI_SD);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return fsl_esdhc_mmc_init(bd);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun #endif
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * Miscellaneous late-boot configurations
191*4882a593Smuzhiyun *
192*4882a593Smuzhiyun * If a VSC7385 microcode image is present, then upload it.
193*4882a593Smuzhiyun */
misc_init_r(void)194*4882a593Smuzhiyun int misc_init_r(void)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun int rc = 0;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #ifdef CONFIG_VSC7385_IMAGE
199*4882a593Smuzhiyun if (vsc7385_upload_firmware((void *) CONFIG_VSC7385_IMAGE,
200*4882a593Smuzhiyun CONFIG_VSC7385_IMAGE_SIZE)) {
201*4882a593Smuzhiyun puts("Failure uploading VSC7385 microcode.\n");
202*4882a593Smuzhiyun rc = 1;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return rc;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
210*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)211*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun #ifdef CONFIG_PCI
214*4882a593Smuzhiyun ft_pci_setup(blob, bd);
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
217*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
218*4882a593Smuzhiyun fdt_fixup_esdhc(blob, bd);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun #endif /* CONFIG_OF_BOARD_SETUP */
223