1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <asm/mmu.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <mpc83xx.h>
11*4882a593Smuzhiyun #include <pci.h>
12*4882a593Smuzhiyun #include <i2c.h>
13*4882a593Smuzhiyun #include <fdt_support.h>
14*4882a593Smuzhiyun #include <asm/fsl_i2c.h>
15*4882a593Smuzhiyun #include <asm/fsl_mpc83xx_serdes.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static struct pci_region pci_regions[] = {
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun bus_start: CONFIG_SYS_PCI_MEM_BASE,
20*4882a593Smuzhiyun phys_start: CONFIG_SYS_PCI_MEM_PHYS,
21*4882a593Smuzhiyun size: CONFIG_SYS_PCI_MEM_SIZE,
22*4882a593Smuzhiyun flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
23*4882a593Smuzhiyun },
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun bus_start: CONFIG_SYS_PCI_MMIO_BASE,
26*4882a593Smuzhiyun phys_start: CONFIG_SYS_PCI_MMIO_PHYS,
27*4882a593Smuzhiyun size: CONFIG_SYS_PCI_MMIO_SIZE,
28*4882a593Smuzhiyun flags: PCI_REGION_MEM
29*4882a593Smuzhiyun },
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun bus_start: CONFIG_SYS_PCI_IO_BASE,
32*4882a593Smuzhiyun phys_start: CONFIG_SYS_PCI_IO_PHYS,
33*4882a593Smuzhiyun size: CONFIG_SYS_PCI_IO_SIZE,
34*4882a593Smuzhiyun flags: PCI_REGION_IO
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static struct pci_region pcie_regions_0[] = {
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun .bus_start = CONFIG_SYS_PCIE1_MEM_BASE,
41*4882a593Smuzhiyun .phys_start = CONFIG_SYS_PCIE1_MEM_PHYS,
42*4882a593Smuzhiyun .size = CONFIG_SYS_PCIE1_MEM_SIZE,
43*4882a593Smuzhiyun .flags = PCI_REGION_MEM,
44*4882a593Smuzhiyun },
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun .bus_start = CONFIG_SYS_PCIE1_IO_BASE,
47*4882a593Smuzhiyun .phys_start = CONFIG_SYS_PCIE1_IO_PHYS,
48*4882a593Smuzhiyun .size = CONFIG_SYS_PCIE1_IO_SIZE,
49*4882a593Smuzhiyun .flags = PCI_REGION_IO,
50*4882a593Smuzhiyun },
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static struct pci_region pcie_regions_1[] = {
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun .bus_start = CONFIG_SYS_PCIE2_MEM_BASE,
56*4882a593Smuzhiyun .phys_start = CONFIG_SYS_PCIE2_MEM_PHYS,
57*4882a593Smuzhiyun .size = CONFIG_SYS_PCIE2_MEM_SIZE,
58*4882a593Smuzhiyun .flags = PCI_REGION_MEM,
59*4882a593Smuzhiyun },
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun .bus_start = CONFIG_SYS_PCIE2_IO_BASE,
62*4882a593Smuzhiyun .phys_start = CONFIG_SYS_PCIE2_IO_PHYS,
63*4882a593Smuzhiyun .size = CONFIG_SYS_PCIE2_IO_SIZE,
64*4882a593Smuzhiyun .flags = PCI_REGION_IO,
65*4882a593Smuzhiyun },
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
is_pex_x2(void)68*4882a593Smuzhiyun static int is_pex_x2(void)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun const char *pex_x2 = env_get("pex_x2");
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (pex_x2 && !strcmp(pex_x2, "yes"))
73*4882a593Smuzhiyun return 1;
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
pci_init_board(void)77*4882a593Smuzhiyun void pci_init_board(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
80*4882a593Smuzhiyun volatile sysconf83xx_t *sysconf = &immr->sysconf;
81*4882a593Smuzhiyun volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
82*4882a593Smuzhiyun volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
83*4882a593Smuzhiyun volatile law83xx_t *pcie_law = sysconf->pcielaw;
84*4882a593Smuzhiyun struct pci_region *reg[] = { pci_regions };
85*4882a593Smuzhiyun struct pci_region *pcie_reg[] = { pcie_regions_0, pcie_regions_1, };
86*4882a593Smuzhiyun u32 spridr = in_be32(&immr->sysconf.spridr);
87*4882a593Smuzhiyun int pex2 = is_pex_x2();
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (board_pci_host_broken())
90*4882a593Smuzhiyun goto skip_pci;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Enable all 5 PCI_CLK_OUTPUTS */
93*4882a593Smuzhiyun clk->occr |= 0xf8000000;
94*4882a593Smuzhiyun udelay(2000);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Configure PCI Local Access Windows */
97*4882a593Smuzhiyun pci_law[0].bar = CONFIG_SYS_PCI_MEM_PHYS & LAWBAR_BAR;
98*4882a593Smuzhiyun pci_law[0].ar = LBLAWAR_EN | LBLAWAR_512MB;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun pci_law[1].bar = CONFIG_SYS_PCI_IO_PHYS & LAWBAR_BAR;
101*4882a593Smuzhiyun pci_law[1].ar = LBLAWAR_EN | LBLAWAR_1MB;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun udelay(2000);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun mpc83xx_pci_init(1, reg);
106*4882a593Smuzhiyun skip_pci:
107*4882a593Smuzhiyun /* There is no PEX in MPC8379 parts. */
108*4882a593Smuzhiyun if (PARTID_NO_E(spridr) == SPR_8379)
109*4882a593Smuzhiyun return;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (pex2)
112*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX_X2,
113*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
114*4882a593Smuzhiyun else
115*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
116*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Configure the clock for PCIE controller */
119*4882a593Smuzhiyun clrsetbits_be32(&clk->sccr, SCCR_PCIEXP1CM | SCCR_PCIEXP2CM,
120*4882a593Smuzhiyun SCCR_PCIEXP1CM_1 | SCCR_PCIEXP2CM_1);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Deassert the resets in the control register */
123*4882a593Smuzhiyun out_be32(&sysconf->pecr1, 0xE0008000);
124*4882a593Smuzhiyun if (!pex2)
125*4882a593Smuzhiyun out_be32(&sysconf->pecr2, 0xE0008000);
126*4882a593Smuzhiyun udelay(2000);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Configure PCI Express Local Access Windows */
129*4882a593Smuzhiyun out_be32(&pcie_law[0].bar, CONFIG_SYS_PCIE1_BASE & LAWBAR_BAR);
130*4882a593Smuzhiyun out_be32(&pcie_law[0].ar, LBLAWAR_EN | LBLAWAR_512MB);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun out_be32(&pcie_law[1].bar, CONFIG_SYS_PCIE2_BASE & LAWBAR_BAR);
133*4882a593Smuzhiyun out_be32(&pcie_law[1].ar, LBLAWAR_EN | LBLAWAR_512MB);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun mpc83xx_pcie_init(pex2 ? 1 : 2, pcie_reg);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
ft_pcie_fixup(void * blob,bd_t * bd)138*4882a593Smuzhiyun void ft_pcie_fixup(void *blob, bd_t *bd)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun const char *status = "disabled (PCIE1 is x2)";
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (!is_pex_x2())
143*4882a593Smuzhiyun return;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun do_fixup_by_path(blob, "pci2", "status", status,
146*4882a593Smuzhiyun strlen(status) + 1, 1);
147*4882a593Smuzhiyun }
148