1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2007,2010 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun * Dave Liu <daveliu@freescale.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <hwconfig.h>
10*4882a593Smuzhiyun #include <i2c.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/fsl_mpc83xx_serdes.h>
13*4882a593Smuzhiyun #include <spd_sdram.h>
14*4882a593Smuzhiyun #include <tsec.h>
15*4882a593Smuzhiyun #include <linux/libfdt.h>
16*4882a593Smuzhiyun #include <fdt_support.h>
17*4882a593Smuzhiyun #include <fsl_esdhc.h>
18*4882a593Smuzhiyun #include <fsl_mdio.h>
19*4882a593Smuzhiyun #include <phy.h>
20*4882a593Smuzhiyun #include "pci.h"
21*4882a593Smuzhiyun #include "../common/pq-mds-pib.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun
board_early_init_f(void)25*4882a593Smuzhiyun int board_early_init_f(void)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Enable flash write */
30*4882a593Smuzhiyun bcsr[0x9] &= ~0x04;
31*4882a593Smuzhiyun /* Clear all of the interrupt of BCSR */
32*4882a593Smuzhiyun bcsr[0xe] = 0xff;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifdef CONFIG_FSL_SERDES
35*4882a593Smuzhiyun immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
36*4882a593Smuzhiyun u32 spridr = in_be32(&immr->sysconf.spridr);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* we check only part num, and don't look for CPU revisions */
39*4882a593Smuzhiyun switch (PARTID_NO_E(spridr)) {
40*4882a593Smuzhiyun case SPR_8377:
41*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
42*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
43*4882a593Smuzhiyun break;
44*4882a593Smuzhiyun case SPR_8378:
45*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SGMII,
46*4882a593Smuzhiyun FSL_SERDES_CLK_125, FSL_SERDES_VDD_1V);
47*4882a593Smuzhiyun break;
48*4882a593Smuzhiyun case SPR_8379:
49*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
50*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
51*4882a593Smuzhiyun fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA,
52*4882a593Smuzhiyun FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
53*4882a593Smuzhiyun break;
54*4882a593Smuzhiyun default:
55*4882a593Smuzhiyun printf("serdes not configured: unknown CPU part number: "
56*4882a593Smuzhiyun "%04x\n", spridr >> 16);
57*4882a593Smuzhiyun break;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun #endif /* CONFIG_FSL_SERDES */
60*4882a593Smuzhiyun return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
board_mmc_init(bd_t * bd)64*4882a593Smuzhiyun int board_mmc_init(bd_t *bd)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
67*4882a593Smuzhiyun u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (!hwconfig("esdhc"))
70*4882a593Smuzhiyun return 0;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Set SPI_SD, SER_SD, and IRQ4_WP so that SD signals go through */
73*4882a593Smuzhiyun bcsr[0xc] |= 0x4c;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Set proper bits in SICR to allow SD signals through */
76*4882a593Smuzhiyun clrsetbits_be32(&im->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD);
77*4882a593Smuzhiyun clrsetbits_be32(&im->sysconf.sicrh, SICRH_GPIO2_E | SICRH_SPI,
78*4882a593Smuzhiyun SICRH_GPIO2_E_SD | SICRH_SPI_SD);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return fsl_esdhc_mmc_init(bd);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #if defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2)
board_eth_init(bd_t * bd)85*4882a593Smuzhiyun int board_eth_init(bd_t *bd)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct fsl_pq_mdio_info mdio_info;
88*4882a593Smuzhiyun struct tsec_info_struct tsec_info[2];
89*4882a593Smuzhiyun struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
90*4882a593Smuzhiyun u32 rcwh = in_be32(&im->reset.rcwh);
91*4882a593Smuzhiyun u32 tsec_mode;
92*4882a593Smuzhiyun int num = 0;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* New line after Net: */
95*4882a593Smuzhiyun printf("\n");
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
98*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 1);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun printf(CONFIG_TSEC1_NAME ": ");
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun tsec_mode = rcwh & HRCWH_TSEC1M_MASK;
103*4882a593Smuzhiyun if (tsec_mode == HRCWH_TSEC1M_IN_RGMII) {
104*4882a593Smuzhiyun printf("RGMII\n");
105*4882a593Smuzhiyun /* this is default, no need to fixup */
106*4882a593Smuzhiyun } else if (tsec_mode == HRCWH_TSEC1M_IN_SGMII) {
107*4882a593Smuzhiyun printf("SGMII\n");
108*4882a593Smuzhiyun tsec_info[num].phyaddr = TSEC1_PHY_ADDR_SGMII;
109*4882a593Smuzhiyun tsec_info[num].flags = TSEC_GIGABIT;
110*4882a593Smuzhiyun } else {
111*4882a593Smuzhiyun printf("unsupported PHY type\n");
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun num++;
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
116*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 2);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun printf(CONFIG_TSEC2_NAME ": ");
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun tsec_mode = rcwh & HRCWH_TSEC2M_MASK;
121*4882a593Smuzhiyun if (tsec_mode == HRCWH_TSEC2M_IN_RGMII) {
122*4882a593Smuzhiyun printf("RGMII\n");
123*4882a593Smuzhiyun /* this is default, no need to fixup */
124*4882a593Smuzhiyun } else if (tsec_mode == HRCWH_TSEC2M_IN_SGMII) {
125*4882a593Smuzhiyun printf("SGMII\n");
126*4882a593Smuzhiyun tsec_info[num].phyaddr = TSEC2_PHY_ADDR_SGMII;
127*4882a593Smuzhiyun tsec_info[num].flags = TSEC_GIGABIT;
128*4882a593Smuzhiyun } else {
129*4882a593Smuzhiyun printf("unsupported PHY type\n");
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun num++;
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
135*4882a593Smuzhiyun mdio_info.name = DEFAULT_MII_NAME;
136*4882a593Smuzhiyun fsl_pq_mdio_init(bd, &mdio_info);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return tsec_eth_init(bd, tsec_info, num);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
__ft_tsec_fixup(void * blob,bd_t * bd,const char * alias,int phy_addr)141*4882a593Smuzhiyun static void __ft_tsec_fixup(void *blob, bd_t *bd, const char *alias,
142*4882a593Smuzhiyun int phy_addr)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun const u32 *ph;
145*4882a593Smuzhiyun int off;
146*4882a593Smuzhiyun int err;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun off = fdt_path_offset(blob, alias);
149*4882a593Smuzhiyun if (off < 0) {
150*4882a593Smuzhiyun printf("WARNING: could not find %s alias: %s.\n", alias,
151*4882a593Smuzhiyun fdt_strerror(off));
152*4882a593Smuzhiyun return;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun err = fdt_fixup_phy_connection(blob, off, PHY_INTERFACE_MODE_SGMII);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (err) {
158*4882a593Smuzhiyun printf("WARNING: could not set phy-connection-type for %s: "
159*4882a593Smuzhiyun "%s.\n", alias, fdt_strerror(err));
160*4882a593Smuzhiyun return;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun ph = (u32 *)fdt_getprop(blob, off, "phy-handle", 0);
164*4882a593Smuzhiyun if (!ph) {
165*4882a593Smuzhiyun printf("WARNING: could not get phy-handle for %s.\n",
166*4882a593Smuzhiyun alias);
167*4882a593Smuzhiyun return;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun off = fdt_node_offset_by_phandle(blob, *ph);
171*4882a593Smuzhiyun if (off < 0) {
172*4882a593Smuzhiyun printf("WARNING: could not get phy node for %s: %s\n", alias,
173*4882a593Smuzhiyun fdt_strerror(off));
174*4882a593Smuzhiyun return;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun phy_addr = cpu_to_fdt32(phy_addr);
178*4882a593Smuzhiyun err = fdt_setprop(blob, off, "reg", &phy_addr, sizeof(phy_addr));
179*4882a593Smuzhiyun if (err < 0) {
180*4882a593Smuzhiyun printf("WARNING: could not set phy node's reg for %s: "
181*4882a593Smuzhiyun "%s.\n", alias, fdt_strerror(err));
182*4882a593Smuzhiyun return;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
ft_tsec_fixup(void * blob,bd_t * bd)186*4882a593Smuzhiyun static void ft_tsec_fixup(void *blob, bd_t *bd)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
189*4882a593Smuzhiyun u32 rcwh = in_be32(&im->reset.rcwh);
190*4882a593Smuzhiyun u32 tsec_mode;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
193*4882a593Smuzhiyun tsec_mode = rcwh & HRCWH_TSEC1M_MASK;
194*4882a593Smuzhiyun if (tsec_mode == HRCWH_TSEC1M_IN_SGMII)
195*4882a593Smuzhiyun __ft_tsec_fixup(blob, bd, "ethernet0", TSEC1_PHY_ADDR_SGMII);
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
199*4882a593Smuzhiyun tsec_mode = rcwh & HRCWH_TSEC2M_MASK;
200*4882a593Smuzhiyun if (tsec_mode == HRCWH_TSEC2M_IN_SGMII)
201*4882a593Smuzhiyun __ft_tsec_fixup(blob, bd, "ethernet1", TSEC2_PHY_ADDR_SGMII);
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun #else
ft_tsec_fixup(void * blob,bd_t * bd)205*4882a593Smuzhiyun static inline void ft_tsec_fixup(void *blob, bd_t *bd) {}
206*4882a593Smuzhiyun #endif /* defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2) */
207*4882a593Smuzhiyun
board_early_init_r(void)208*4882a593Smuzhiyun int board_early_init_r(void)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun #ifdef CONFIG_PQ_MDS_PIB
211*4882a593Smuzhiyun pib_init();
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
217*4882a593Smuzhiyun extern void ddr_enable_ecc(unsigned int dram_size);
218*4882a593Smuzhiyun #endif
219*4882a593Smuzhiyun int fixed_sdram(void);
220*4882a593Smuzhiyun
dram_init(void)221*4882a593Smuzhiyun int dram_init(void)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
224*4882a593Smuzhiyun u32 msize = 0;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
227*4882a593Smuzhiyun return -ENXIO;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #if defined(CONFIG_SPD_EEPROM)
230*4882a593Smuzhiyun msize = spd_sdram();
231*4882a593Smuzhiyun #else
232*4882a593Smuzhiyun msize = fixed_sdram();
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
236*4882a593Smuzhiyun /* Initialize DDR ECC byte */
237*4882a593Smuzhiyun ddr_enable_ecc(msize * 1024 * 1024);
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* return total bus DDR size(bytes) */
241*4882a593Smuzhiyun gd->ram_size = msize * 1024 * 1024;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #if !defined(CONFIG_SPD_EEPROM)
247*4882a593Smuzhiyun /*************************************************************************
248*4882a593Smuzhiyun * fixed sdram init -- doesn't use serial presence detect.
249*4882a593Smuzhiyun ************************************************************************/
fixed_sdram(void)250*4882a593Smuzhiyun int fixed_sdram(void)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
253*4882a593Smuzhiyun u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
254*4882a593Smuzhiyun u32 msize_log2 = __ilog2(msize);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
257*4882a593Smuzhiyun im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun #if (CONFIG_SYS_DDR_SIZE != 512)
260*4882a593Smuzhiyun #warning Currenly any ddr size other than 512 is not supported
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE;
263*4882a593Smuzhiyun udelay(50000);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;
266*4882a593Smuzhiyun udelay(1000);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
269*4882a593Smuzhiyun im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
270*4882a593Smuzhiyun udelay(1000);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
273*4882a593Smuzhiyun im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
274*4882a593Smuzhiyun im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
275*4882a593Smuzhiyun im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
276*4882a593Smuzhiyun im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
277*4882a593Smuzhiyun im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
278*4882a593Smuzhiyun im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
279*4882a593Smuzhiyun im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
280*4882a593Smuzhiyun im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
281*4882a593Smuzhiyun __asm__ __volatile__("sync");
282*4882a593Smuzhiyun udelay(1000);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
285*4882a593Smuzhiyun udelay(2000);
286*4882a593Smuzhiyun return CONFIG_SYS_DDR_SIZE;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun #endif /*!CONFIG_SYS_SPD_EEPROM */
289*4882a593Smuzhiyun
checkboard(void)290*4882a593Smuzhiyun int checkboard(void)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun puts("Board: Freescale MPC837xEMDS\n");
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #ifdef CONFIG_PCI
board_pci_host_broken(void)297*4882a593Smuzhiyun int board_pci_host_broken(void)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
300*4882a593Smuzhiyun const u32 rcw_mask = HRCWH_PCI1_ARBITER_ENABLE | HRCWH_PCI_HOST;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* It's always OK in case of external arbiter. */
303*4882a593Smuzhiyun if (hwconfig_subarg_cmp("pci", "arbiter", "external"))
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if ((in_be32(&im->reset.rcwh) & rcw_mask) != rcw_mask)
307*4882a593Smuzhiyun return 1;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
ft_pci_fixup(void * blob,bd_t * bd)312*4882a593Smuzhiyun static void ft_pci_fixup(void *blob, bd_t *bd)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun const char *status = "broken (no arbiter)";
315*4882a593Smuzhiyun int off;
316*4882a593Smuzhiyun int err;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun off = fdt_path_offset(blob, "pci0");
319*4882a593Smuzhiyun if (off < 0) {
320*4882a593Smuzhiyun printf("WARNING: could not find pci0 alias: %s.\n",
321*4882a593Smuzhiyun fdt_strerror(off));
322*4882a593Smuzhiyun return;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun err = fdt_setprop(blob, off, "status", status, strlen(status) + 1);
326*4882a593Smuzhiyun if (err) {
327*4882a593Smuzhiyun printf("WARNING: could not set status for pci0: %s.\n",
328*4882a593Smuzhiyun fdt_strerror(err));
329*4882a593Smuzhiyun return;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun #endif
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)335*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
338*4882a593Smuzhiyun ft_tsec_fixup(blob, bd);
339*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
340*4882a593Smuzhiyun fdt_fixup_esdhc(blob, bd);
341*4882a593Smuzhiyun #ifdef CONFIG_PCI
342*4882a593Smuzhiyun ft_pci_setup(blob, bd);
343*4882a593Smuzhiyun if (board_pci_host_broken())
344*4882a593Smuzhiyun ft_pci_fixup(blob, bd);
345*4882a593Smuzhiyun ft_pcie_fixup(blob, bd);
346*4882a593Smuzhiyun #endif
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun #endif /* CONFIG_OF_BOARD_SETUP */
351