1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) Freescale Semiconductor, Inc. 2006.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <ioports.h>
9*4882a593Smuzhiyun #include <mpc83xx.h>
10*4882a593Smuzhiyun #include <i2c.h>
11*4882a593Smuzhiyun #include <miiphy.h>
12*4882a593Smuzhiyun #include <vsc7385.h>
13*4882a593Smuzhiyun #ifdef CONFIG_PCI
14*4882a593Smuzhiyun #include <asm/mpc8349_pci.h>
15*4882a593Smuzhiyun #include <pci.h>
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun #include <spd_sdram.h>
18*4882a593Smuzhiyun #include <asm/mmu.h>
19*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT)
20*4882a593Smuzhiyun #include <linux/libfdt.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #ifndef CONFIG_SPD_EEPROM
26*4882a593Smuzhiyun /*************************************************************************
27*4882a593Smuzhiyun * fixed sdram init -- doesn't use serial presence detect.
28*4882a593Smuzhiyun ************************************************************************/
fixed_sdram(void)29*4882a593Smuzhiyun int fixed_sdram(void)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
32*4882a593Smuzhiyun /* The size of RAM, in bytes */
33*4882a593Smuzhiyun u32 ddr_size = CONFIG_SYS_DDR_SIZE << 20;
34*4882a593Smuzhiyun u32 ddr_size_log2 = __ilog2(ddr_size);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun im->sysconf.ddrlaw[0].ar =
37*4882a593Smuzhiyun LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
38*4882a593Smuzhiyun im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #if ((CONFIG_SYS_DDR_SDRAM_BASE & 0x00FFFFFF) != 0)
41*4882a593Smuzhiyun #warning Chip select bounds is only configurable in 16MB increments
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun im->ddr.csbnds[0].csbnds =
44*4882a593Smuzhiyun ((CONFIG_SYS_DDR_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
45*4882a593Smuzhiyun (((CONFIG_SYS_DDR_SDRAM_BASE + ddr_size - 1) >>
46*4882a593Smuzhiyun CSBNDS_EA_SHIFT) & CSBNDS_EA);
47*4882a593Smuzhiyun im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Only one CS for DDR */
50*4882a593Smuzhiyun im->ddr.cs_config[1] = 0;
51*4882a593Smuzhiyun im->ddr.cs_config[2] = 0;
52*4882a593Smuzhiyun im->ddr.cs_config[3] = 0;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun debug("cs0_bnds = 0x%08x\n", im->ddr.csbnds[0].csbnds);
55*4882a593Smuzhiyun debug("cs0_config = 0x%08x\n", im->ddr.cs_config[0]);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun debug("DDR:bar=0x%08x\n", im->sysconf.ddrlaw[0].bar);
58*4882a593Smuzhiyun debug("DDR:ar=0x%08x\n", im->sysconf.ddrlaw[0].ar);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
61*4882a593Smuzhiyun im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;/* Was "2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT" */
62*4882a593Smuzhiyun im->ddr.sdram_cfg = SDRAM_CFG_SREN | SDRAM_CFG_SDRAM_TYPE_DDR1;
63*4882a593Smuzhiyun im->ddr.sdram_mode =
64*4882a593Smuzhiyun (0x0000 << SDRAM_MODE_ESD_SHIFT) | (0x0032 << SDRAM_MODE_SD_SHIFT);
65*4882a593Smuzhiyun im->ddr.sdram_interval =
66*4882a593Smuzhiyun (0x0410 << SDRAM_INTERVAL_REFINT_SHIFT) | (0x0100 <<
67*4882a593Smuzhiyun SDRAM_INTERVAL_BSTOPRE_SHIFT);
68*4882a593Smuzhiyun im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun udelay(200);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun debug("DDR:timing_cfg_1=0x%08x\n", im->ddr.timing_cfg_1);
75*4882a593Smuzhiyun debug("DDR:timing_cfg_2=0x%08x\n", im->ddr.timing_cfg_2);
76*4882a593Smuzhiyun debug("DDR:sdram_mode=0x%08x\n", im->ddr.sdram_mode);
77*4882a593Smuzhiyun debug("DDR:sdram_interval=0x%08x\n", im->ddr.sdram_interval);
78*4882a593Smuzhiyun debug("DDR:sdram_cfg=0x%08x\n", im->ddr.sdram_cfg);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return CONFIG_SYS_DDR_SIZE;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #ifdef CONFIG_PCI
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Initialize PCI Devices, report devices found
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP
89*4882a593Smuzhiyun static struct pci_config_table pci_mpc83xxmitx_config_table[] = {
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun PCI_ANY_ID,
92*4882a593Smuzhiyun PCI_ANY_ID,
93*4882a593Smuzhiyun PCI_ANY_ID,
94*4882a593Smuzhiyun PCI_ANY_ID,
95*4882a593Smuzhiyun 0x0f,
96*4882a593Smuzhiyun PCI_ANY_ID,
97*4882a593Smuzhiyun pci_cfgfunc_config_device,
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun PCI_ENET0_IOADDR,
100*4882a593Smuzhiyun PCI_ENET0_MEMADDR,
101*4882a593Smuzhiyun PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun {}
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun #endif
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun volatile static struct pci_controller hose[] = {
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP
110*4882a593Smuzhiyun config_table:pci_mpc83xxmitx_config_table,
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun },
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP
115*4882a593Smuzhiyun config_table:pci_mpc83xxmitx_config_table,
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun #endif /* CONFIG_PCI */
120*4882a593Smuzhiyun
dram_init(void)121*4882a593Smuzhiyun int dram_init(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
124*4882a593Smuzhiyun u32 msize = 0;
125*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC
126*4882a593Smuzhiyun volatile ddr83xx_t *ddr = &im->ddr;
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
130*4882a593Smuzhiyun return -ENXIO;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* DDR SDRAM - Main SODIMM */
133*4882a593Smuzhiyun im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
134*4882a593Smuzhiyun #ifdef CONFIG_SPD_EEPROM
135*4882a593Smuzhiyun msize = spd_sdram();
136*4882a593Smuzhiyun #else
137*4882a593Smuzhiyun msize = fixed_sdram();
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC
141*4882a593Smuzhiyun if (ddr->sdram_cfg & SDRAM_CFG_ECC_EN)
142*4882a593Smuzhiyun /* Unlike every other board, on the 83xx spd_sdram() returns
143*4882a593Smuzhiyun megabytes instead of just bytes. That's why we need to
144*4882a593Smuzhiyun multiple by 1MB when calling ddr_enable_ecc(). */
145*4882a593Smuzhiyun ddr_enable_ecc(msize * 1048576);
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* return total bus RAM size(bytes) */
149*4882a593Smuzhiyun gd->ram_size = msize * 1024 * 1024;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
checkboard(void)154*4882a593Smuzhiyun int checkboard(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun #ifdef CONFIG_MPC8349ITX
157*4882a593Smuzhiyun puts("Board: Freescale MPC8349E-mITX\n");
158*4882a593Smuzhiyun #else
159*4882a593Smuzhiyun puts("Board: Freescale MPC8349E-mITX-GP\n");
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * Implement a work-around for a hardware problem with compact
167*4882a593Smuzhiyun * flash.
168*4882a593Smuzhiyun *
169*4882a593Smuzhiyun * Program the UPM if compact flash is enabled.
170*4882a593Smuzhiyun */
misc_init_f(void)171*4882a593Smuzhiyun int misc_init_f(void)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun #ifdef CONFIG_VSC7385_ENET
174*4882a593Smuzhiyun volatile u32 *vsc7385_cpuctrl;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* 0x1c0c0 is the VSC7385 CPU Control (CPUCTRL) Register. The power up
177*4882a593Smuzhiyun default of VSC7385 L1_IRQ and L2_IRQ requests are active high. That
178*4882a593Smuzhiyun means it is 0 when the IRQ is not active. This makes the wire-AND
179*4882a593Smuzhiyun logic always assert IRQ7 to CPU even if there is no request from the
180*4882a593Smuzhiyun switch. Since the compact flash and the switch share the same IRQ,
181*4882a593Smuzhiyun the Linux kernel will think that the compact flash is requesting irq
182*4882a593Smuzhiyun and get stuck when it tries to clear the IRQ. Thus we need to set
183*4882a593Smuzhiyun the L2_IRQ0 and L2_IRQ1 to active low.
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun The following code sets the L1_IRQ and L2_IRQ polarity to active low.
186*4882a593Smuzhiyun Without this code, compact flash will not work in Linux because
187*4882a593Smuzhiyun unlike U-Boot, Linux uses the IRQ, so this code is necessary if we
188*4882a593Smuzhiyun don't enable compact flash for U-Boot.
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun vsc7385_cpuctrl = (volatile u32 *)(CONFIG_SYS_VSC7385_BASE + 0x1c0c0);
192*4882a593Smuzhiyun *vsc7385_cpuctrl |= 0x0c;
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #ifdef CONFIG_COMPACT_FLASH
196*4882a593Smuzhiyun /* UPM Table Configuration Code */
197*4882a593Smuzhiyun static uint UPMATable[] = {
198*4882a593Smuzhiyun 0xcffffc00, 0x0fffff00, 0x0fafff00, 0x0fafff00,
199*4882a593Smuzhiyun 0x0faffd00, 0x0faffc04, 0x0ffffc00, 0x3ffffc01,
200*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc00,
201*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc00,
202*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfff7fc00,
203*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc01,
204*4882a593Smuzhiyun 0xcffffc00, 0x0fffff00, 0x0ff3ff00, 0x0ff3ff00,
205*4882a593Smuzhiyun 0x0ff3fe00, 0x0ffffc00, 0x3ffffc05, 0xfffffc00,
206*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc00,
207*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc00,
208*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc00,
209*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc01,
210*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc00,
211*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc00,
212*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc01,
213*4882a593Smuzhiyun 0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc01
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
218*4882a593Smuzhiyun set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Program the MAMR. RFEN=0, OP=00, UWPL=1, AM=000, DS=01, G0CL=000,
221*4882a593Smuzhiyun GPL4=0, RLF=0001, WLF=0001, TLF=0001, MAD=000000
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun immap->im_lbc.mamr = 0x08404440;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun upmconfig(0, UPMATable, sizeof(UPMATable) / sizeof(UPMATable[0]));
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun puts("UPMA: Configured for compact flash\n");
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * Miscellaneous late-boot configurations
235*4882a593Smuzhiyun *
236*4882a593Smuzhiyun * Make sure the EEPROM has the HRCW correctly programmed.
237*4882a593Smuzhiyun * Make sure the RTC is correctly programmed.
238*4882a593Smuzhiyun *
239*4882a593Smuzhiyun * The MPC8349E-mITX can be configured to load the HRCW from
240*4882a593Smuzhiyun * EEPROM instead of flash. This is controlled via jumpers
241*4882a593Smuzhiyun * LGPL0, 1, and 3. Normally, these jumpers are set to 000 (all
242*4882a593Smuzhiyun * jumpered), but if they're set to 001 or 010, then the HRCW is
243*4882a593Smuzhiyun * read from the "I2C EEPROM".
244*4882a593Smuzhiyun *
245*4882a593Smuzhiyun * This function makes sure that the I2C EEPROM is programmed
246*4882a593Smuzhiyun * correctly.
247*4882a593Smuzhiyun *
248*4882a593Smuzhiyun * If a VSC7385 microcode image is present, then upload it.
249*4882a593Smuzhiyun */
misc_init_r(void)250*4882a593Smuzhiyun int misc_init_r(void)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun int rc = 0;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #if defined(CONFIG_SYS_I2C)
255*4882a593Smuzhiyun unsigned int orig_bus = i2c_get_bus_num();
256*4882a593Smuzhiyun u8 i2c_data;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_RTC_ADDR
259*4882a593Smuzhiyun u8 ds1339_data[17];
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_EEPROM_ADDR
263*4882a593Smuzhiyun static u8 eeprom_data[] = /* HRCW data */
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 0xAA, 0x55, 0xAA, /* Preamble */
266*4882a593Smuzhiyun 0x7C, /* ACS=0, BYTE_EN=1111, CONT=1 */
267*4882a593Smuzhiyun 0x02, 0x40, /* RCWL ADDR=0x0_0900 */
268*4882a593Smuzhiyun (CONFIG_SYS_HRCW_LOW >> 24) & 0xFF,
269*4882a593Smuzhiyun (CONFIG_SYS_HRCW_LOW >> 16) & 0xFF,
270*4882a593Smuzhiyun (CONFIG_SYS_HRCW_LOW >> 8) & 0xFF,
271*4882a593Smuzhiyun CONFIG_SYS_HRCW_LOW & 0xFF,
272*4882a593Smuzhiyun 0x7C, /* ACS=0, BYTE_EN=1111, CONT=1 */
273*4882a593Smuzhiyun 0x02, 0x41, /* RCWH ADDR=0x0_0904 */
274*4882a593Smuzhiyun (CONFIG_SYS_HRCW_HIGH >> 24) & 0xFF,
275*4882a593Smuzhiyun (CONFIG_SYS_HRCW_HIGH >> 16) & 0xFF,
276*4882a593Smuzhiyun (CONFIG_SYS_HRCW_HIGH >> 8) & 0xFF,
277*4882a593Smuzhiyun CONFIG_SYS_HRCW_HIGH & 0xFF
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun u8 data[sizeof(eeprom_data)];
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun printf("Board revision: ");
284*4882a593Smuzhiyun i2c_set_bus_num(1);
285*4882a593Smuzhiyun if (i2c_read(CONFIG_SYS_I2C_8574A_ADDR2, 0, 0, &i2c_data, sizeof(i2c_data)) == 0)
286*4882a593Smuzhiyun printf("%u.%u (PCF8475A)\n", (i2c_data & 0x02) >> 1, i2c_data & 0x01);
287*4882a593Smuzhiyun else if (i2c_read(CONFIG_SYS_I2C_8574_ADDR2, 0, 0, &i2c_data, sizeof(i2c_data)) == 0)
288*4882a593Smuzhiyun printf("%u.%u (PCF8475)\n", (i2c_data & 0x02) >> 1, i2c_data & 0x01);
289*4882a593Smuzhiyun else {
290*4882a593Smuzhiyun printf("Unknown\n");
291*4882a593Smuzhiyun rc = 1;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_EEPROM_ADDR
295*4882a593Smuzhiyun i2c_set_bus_num(0);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, data, sizeof(data)) == 0) {
298*4882a593Smuzhiyun if (memcmp(data, eeprom_data, sizeof(data)) != 0) {
299*4882a593Smuzhiyun if (i2c_write
300*4882a593Smuzhiyun (CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, eeprom_data,
301*4882a593Smuzhiyun sizeof(eeprom_data)) != 0) {
302*4882a593Smuzhiyun puts("Failure writing the HRCW to EEPROM via I2C.\n");
303*4882a593Smuzhiyun rc = 1;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun } else {
307*4882a593Smuzhiyun puts("Failure reading the HRCW from EEPROM via I2C.\n");
308*4882a593Smuzhiyun rc = 1;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_RTC_ADDR
313*4882a593Smuzhiyun i2c_set_bus_num(1);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, ds1339_data, sizeof(ds1339_data))
316*4882a593Smuzhiyun == 0) {
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Work-around for MPC8349E-mITX bug #13601.
319*4882a593Smuzhiyun If the RTC does not contain valid register values, the DS1339
320*4882a593Smuzhiyun Linux driver will not work.
321*4882a593Smuzhiyun */
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Make sure status register bits 6-2 are zero */
324*4882a593Smuzhiyun ds1339_data[0x0f] &= ~0x7c;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Check for a valid day register value */
327*4882a593Smuzhiyun ds1339_data[0x03] &= ~0xf8;
328*4882a593Smuzhiyun if (ds1339_data[0x03] == 0) {
329*4882a593Smuzhiyun ds1339_data[0x03] = 1;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Check for a valid date register value */
333*4882a593Smuzhiyun ds1339_data[0x04] &= ~0xc0;
334*4882a593Smuzhiyun if ((ds1339_data[0x04] == 0) ||
335*4882a593Smuzhiyun ((ds1339_data[0x04] & 0x0f) > 9) ||
336*4882a593Smuzhiyun (ds1339_data[0x04] >= 0x32)) {
337*4882a593Smuzhiyun ds1339_data[0x04] = 1;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Check for a valid month register value */
341*4882a593Smuzhiyun ds1339_data[0x05] &= ~0x60;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if ((ds1339_data[0x05] == 0) ||
344*4882a593Smuzhiyun ((ds1339_data[0x05] & 0x0f) > 9) ||
345*4882a593Smuzhiyun ((ds1339_data[0x05] >= 0x13)
346*4882a593Smuzhiyun && (ds1339_data[0x05] <= 0x19))) {
347*4882a593Smuzhiyun ds1339_data[0x05] = 1;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Enable Oscillator and rate select */
351*4882a593Smuzhiyun ds1339_data[0x0e] = 0x1c;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Work-around for MPC8349E-mITX bug #13330.
354*4882a593Smuzhiyun Ensure that the RTC control register contains the value 0x1c.
355*4882a593Smuzhiyun This affects SATA performance.
356*4882a593Smuzhiyun */
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (i2c_write
359*4882a593Smuzhiyun (CONFIG_SYS_I2C_RTC_ADDR, 0, 1, ds1339_data,
360*4882a593Smuzhiyun sizeof(ds1339_data))) {
361*4882a593Smuzhiyun puts("Failure writing to the RTC via I2C.\n");
362*4882a593Smuzhiyun rc = 1;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun } else {
365*4882a593Smuzhiyun puts("Failure reading from the RTC via I2C.\n");
366*4882a593Smuzhiyun rc = 1;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun #endif
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun i2c_set_bus_num(orig_bus);
371*4882a593Smuzhiyun #endif
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun #ifdef CONFIG_VSC7385_IMAGE
374*4882a593Smuzhiyun if (vsc7385_upload_firmware((void *) CONFIG_VSC7385_IMAGE,
375*4882a593Smuzhiyun CONFIG_VSC7385_IMAGE_SIZE)) {
376*4882a593Smuzhiyun puts("Failure uploading VSC7385 microcode.\n");
377*4882a593Smuzhiyun rc = 1;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun #endif
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return rc;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)385*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
388*4882a593Smuzhiyun #ifdef CONFIG_PCI
389*4882a593Smuzhiyun ft_pci_setup(blob, bd);
390*4882a593Smuzhiyun #endif
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun #endif
395