xref: /OK3568_Linux_fs/u-boot/board/freescale/mpc8349emds/mpc8349emds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2006
3*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <ioports.h>
10*4882a593Smuzhiyun #include <mpc83xx.h>
11*4882a593Smuzhiyun #include <asm/mpc8349_pci.h>
12*4882a593Smuzhiyun #include <i2c.h>
13*4882a593Smuzhiyun #include <spi.h>
14*4882a593Smuzhiyun #include <miiphy.h>
15*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR2
16*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
17*4882a593Smuzhiyun #else
18*4882a593Smuzhiyun #include <spd_sdram.h>
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT)
22*4882a593Smuzhiyun #include <linux/libfdt.h>
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun int fixed_sdram(void);
28*4882a593Smuzhiyun void sdram_init(void);
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83xx)
31*4882a593Smuzhiyun void ddr_enable_ecc(unsigned int dram_size);
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 
board_early_init_f(void)34*4882a593Smuzhiyun int board_early_init_f (void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	volatile u8* bcsr = (volatile u8*)CONFIG_SYS_BCSR;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/* Enable flash write */
39*4882a593Smuzhiyun 	bcsr[1] &= ~0x01;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_MPC834XSYS_USB_PHY
42*4882a593Smuzhiyun 	/* Use USB PHY on SYS board */
43*4882a593Smuzhiyun 	bcsr[5] |= 0x02;
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	return 0;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
50*4882a593Smuzhiyun 
dram_init(void)51*4882a593Smuzhiyun int dram_init(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
54*4882a593Smuzhiyun 	phys_size_t msize = 0;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
57*4882a593Smuzhiyun 		return -ENXIO;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* DDR SDRAM - Main SODIMM */
60*4882a593Smuzhiyun 	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
61*4882a593Smuzhiyun #if defined(CONFIG_SPD_EEPROM)
62*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_DDR2
63*4882a593Smuzhiyun 	msize = spd_sdram() * 1024 * 1024;
64*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
65*4882a593Smuzhiyun 	ddr_enable_ecc(msize);
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun #else
68*4882a593Smuzhiyun 	msize = fsl_ddr_sdram();
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun #else
71*4882a593Smuzhiyun 	msize = fixed_sdram() * 1024 * 1024;
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun 	/*
74*4882a593Smuzhiyun 	 * Initialize SDRAM if it is on local bus.
75*4882a593Smuzhiyun 	 */
76*4882a593Smuzhiyun 	sdram_init();
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* set total bus SDRAM size(bytes)  -- DDR */
79*4882a593Smuzhiyun 	gd->ram_size = msize;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #if !defined(CONFIG_SPD_EEPROM)
85*4882a593Smuzhiyun /*************************************************************************
86*4882a593Smuzhiyun  *  fixed sdram init -- doesn't use serial presence detect.
87*4882a593Smuzhiyun  ************************************************************************/
fixed_sdram(void)88*4882a593Smuzhiyun int fixed_sdram(void)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
91*4882a593Smuzhiyun 	u32 msize = CONFIG_SYS_DDR_SIZE;
92*4882a593Smuzhiyun 	u32 ddr_size = msize << 20;	/* DDR size in bytes */
93*4882a593Smuzhiyun 	u32 ddr_size_log2 = __ilog2(ddr_size);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
96*4882a593Smuzhiyun 	im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #if (CONFIG_SYS_DDR_SIZE != 256)
99*4882a593Smuzhiyun #warning Currenly any ddr size other than 256 is not supported
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun #ifdef CONFIG_DDR_II
102*4882a593Smuzhiyun 	im->ddr.csbnds[2].csbnds = CONFIG_SYS_DDR_CS2_BNDS;
103*4882a593Smuzhiyun 	im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
104*4882a593Smuzhiyun 	im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
105*4882a593Smuzhiyun 	im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
106*4882a593Smuzhiyun 	im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
107*4882a593Smuzhiyun 	im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
108*4882a593Smuzhiyun 	im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
109*4882a593Smuzhiyun 	im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
110*4882a593Smuzhiyun 	im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
111*4882a593Smuzhiyun 	im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
112*4882a593Smuzhiyun 	im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
113*4882a593Smuzhiyun 	im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
114*4882a593Smuzhiyun #else
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #if ((CONFIG_SYS_DDR_SDRAM_BASE & 0x00FFFFFF) != 0)
117*4882a593Smuzhiyun #warning Chip select bounds is only configurable in 16MB increments
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun 	im->ddr.csbnds[2].csbnds =
120*4882a593Smuzhiyun 		((CONFIG_SYS_DDR_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
121*4882a593Smuzhiyun 		(((CONFIG_SYS_DDR_SDRAM_BASE + ddr_size - 1) >>
122*4882a593Smuzhiyun 				CSBNDS_EA_SHIFT) & CSBNDS_EA);
123*4882a593Smuzhiyun 	im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* currently we use only one CS, so disable the other banks */
126*4882a593Smuzhiyun 	im->ddr.cs_config[0] = 0;
127*4882a593Smuzhiyun 	im->ddr.cs_config[1] = 0;
128*4882a593Smuzhiyun 	im->ddr.cs_config[3] = 0;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
131*4882a593Smuzhiyun 	im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	im->ddr.sdram_cfg =
134*4882a593Smuzhiyun 		SDRAM_CFG_SREN
135*4882a593Smuzhiyun #if defined(CONFIG_DDR_2T_TIMING)
136*4882a593Smuzhiyun 		| SDRAM_CFG_2T_EN
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun 		| 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
139*4882a593Smuzhiyun #if defined (CONFIG_DDR_32BIT)
140*4882a593Smuzhiyun 	/* for 32-bit mode burst length is 8 */
141*4882a593Smuzhiyun 	im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun 	im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun 	udelay(200);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* enable DDR controller */
150*4882a593Smuzhiyun 	im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
151*4882a593Smuzhiyun 	return msize;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun #endif/*!CONFIG_SYS_SPD_EEPROM*/
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 
checkboard(void)156*4882a593Smuzhiyun int checkboard (void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	/*
159*4882a593Smuzhiyun 	 * Warning: do not read the BCSR registers here
160*4882a593Smuzhiyun 	 *
161*4882a593Smuzhiyun 	 * There is a timing bug in the 8349E and 8349EA BCSR code
162*4882a593Smuzhiyun 	 * version 1.2 (read from BCSR 11) that will cause the CFI
163*4882a593Smuzhiyun 	 * flash initialization code to overwrite BCSR 0, disabling
164*4882a593Smuzhiyun 	 * the serial ports and gigabit ethernet
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	puts("Board: Freescale MPC8349EMDS\n");
168*4882a593Smuzhiyun 	return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun  * if MPC8349EMDS is soldered with SDRAM
173*4882a593Smuzhiyun  */
174*4882a593Smuzhiyun #if defined(CONFIG_SYS_BR2_PRELIM)  \
175*4882a593Smuzhiyun 	&& defined(CONFIG_SYS_OR2_PRELIM) \
176*4882a593Smuzhiyun 	&& defined(CONFIG_SYS_LBLAWBAR2_PRELIM) \
177*4882a593Smuzhiyun 	&& defined(CONFIG_SYS_LBLAWAR2_PRELIM)
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun  * Initialize SDRAM memory on the Local Bus.
180*4882a593Smuzhiyun  */
181*4882a593Smuzhiyun 
sdram_init(void)182*4882a593Smuzhiyun void sdram_init(void)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
185*4882a593Smuzhiyun 	volatile fsl_lbc_t *lbc = &immap->im_lbc;
186*4882a593Smuzhiyun 	uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/*
189*4882a593Smuzhiyun 	 * Setup SDRAM Base and Option Registers, already done in cpu_init.c
190*4882a593Smuzhiyun 	 */
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* setup mtrpt, lsrt and lbcr for LB bus */
193*4882a593Smuzhiyun 	lbc->lbcr = CONFIG_SYS_LBC_LBCR;
194*4882a593Smuzhiyun 	lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
195*4882a593Smuzhiyun 	lbc->lsrt = CONFIG_SYS_LBC_LSRT;
196*4882a593Smuzhiyun 	asm("sync");
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/*
199*4882a593Smuzhiyun 	 * Configure the SDRAM controller Machine Mode Register.
200*4882a593Smuzhiyun 	 */
201*4882a593Smuzhiyun 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* 0x40636733; normal operation */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
204*4882a593Smuzhiyun 	asm("sync");
205*4882a593Smuzhiyun 	*sdram_addr = 0xff;
206*4882a593Smuzhiyun 	udelay(100);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2; /* 0x48636733; auto refresh */
209*4882a593Smuzhiyun 	asm("sync");
210*4882a593Smuzhiyun 	/*1 times*/
211*4882a593Smuzhiyun 	*sdram_addr = 0xff;
212*4882a593Smuzhiyun 	udelay(100);
213*4882a593Smuzhiyun 	/*2 times*/
214*4882a593Smuzhiyun 	*sdram_addr = 0xff;
215*4882a593Smuzhiyun 	udelay(100);
216*4882a593Smuzhiyun 	/*3 times*/
217*4882a593Smuzhiyun 	*sdram_addr = 0xff;
218*4882a593Smuzhiyun 	udelay(100);
219*4882a593Smuzhiyun 	/*4 times*/
220*4882a593Smuzhiyun 	*sdram_addr = 0xff;
221*4882a593Smuzhiyun 	udelay(100);
222*4882a593Smuzhiyun 	/*5 times*/
223*4882a593Smuzhiyun 	*sdram_addr = 0xff;
224*4882a593Smuzhiyun 	udelay(100);
225*4882a593Smuzhiyun 	/*6 times*/
226*4882a593Smuzhiyun 	*sdram_addr = 0xff;
227*4882a593Smuzhiyun 	udelay(100);
228*4882a593Smuzhiyun 	/*7 times*/
229*4882a593Smuzhiyun 	*sdram_addr = 0xff;
230*4882a593Smuzhiyun 	udelay(100);
231*4882a593Smuzhiyun 	/*8 times*/
232*4882a593Smuzhiyun 	*sdram_addr = 0xff;
233*4882a593Smuzhiyun 	udelay(100);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* 0x58636733; mode register write operation */
236*4882a593Smuzhiyun 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
237*4882a593Smuzhiyun 	asm("sync");
238*4882a593Smuzhiyun 	*sdram_addr = 0xff;
239*4882a593Smuzhiyun 	udelay(100);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* 0x40636733; normal operation */
242*4882a593Smuzhiyun 	asm("sync");
243*4882a593Smuzhiyun 	*sdram_addr = 0xff;
244*4882a593Smuzhiyun 	udelay(100);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun #else
sdram_init(void)247*4882a593Smuzhiyun void sdram_init(void)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun  * The following are used to control the SPI chip selects for the SPI command.
254*4882a593Smuzhiyun  */
255*4882a593Smuzhiyun #ifdef CONFIG_MPC8XXX_SPI
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define SPI_CS_MASK	0x80000000
258*4882a593Smuzhiyun 
spi_cs_is_valid(unsigned int bus,unsigned int cs)259*4882a593Smuzhiyun int spi_cs_is_valid(unsigned int bus, unsigned int cs)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	return bus == 0 && cs == 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
spi_cs_activate(struct spi_slave * slave)264*4882a593Smuzhiyun void spi_cs_activate(struct spi_slave *slave)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	iopd->dat &= ~SPI_CS_MASK;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
spi_cs_deactivate(struct spi_slave * slave)271*4882a593Smuzhiyun void spi_cs_deactivate(struct spi_slave *slave)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	iopd->dat |=  SPI_CS_MASK;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun #endif /* CONFIG_HARD_SPI */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)280*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
283*4882a593Smuzhiyun #ifdef CONFIG_PCI
284*4882a593Smuzhiyun 	ft_pci_setup(blob, bd);
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun #endif
290