1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2007 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Michael Barkowski <michael.barkowski@freescale.com>
5*4882a593Smuzhiyun * Based on mpc832xmds file by Dave Liu <daveliu@freescale.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
8*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 as published
9*4882a593Smuzhiyun * by the Free Software Foundation.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <ioports.h>
14*4882a593Smuzhiyun #include <mpc83xx.h>
15*4882a593Smuzhiyun #include <i2c.h>
16*4882a593Smuzhiyun #include <miiphy.h>
17*4882a593Smuzhiyun #include <command.h>
18*4882a593Smuzhiyun #include <linux/libfdt.h>
19*4882a593Smuzhiyun #if defined(CONFIG_PCI)
20*4882a593Smuzhiyun #include <pci.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun #include <asm/mmu.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun const qe_iop_conf_t qe_iop_conf_tab[] = {
27*4882a593Smuzhiyun /* UCC3 */
28*4882a593Smuzhiyun {1, 0, 1, 0, 1}, /* TxD0 */
29*4882a593Smuzhiyun {1, 1, 1, 0, 1}, /* TxD1 */
30*4882a593Smuzhiyun {1, 2, 1, 0, 1}, /* TxD2 */
31*4882a593Smuzhiyun {1, 3, 1, 0, 1}, /* TxD3 */
32*4882a593Smuzhiyun {1, 9, 1, 0, 1}, /* TxER */
33*4882a593Smuzhiyun {1, 12, 1, 0, 1}, /* TxEN */
34*4882a593Smuzhiyun {3, 24, 2, 0, 1}, /* TxCLK->CLK10 */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun {1, 4, 2, 0, 1}, /* RxD0 */
37*4882a593Smuzhiyun {1, 5, 2, 0, 1}, /* RxD1 */
38*4882a593Smuzhiyun {1, 6, 2, 0, 1}, /* RxD2 */
39*4882a593Smuzhiyun {1, 7, 2, 0, 1}, /* RxD3 */
40*4882a593Smuzhiyun {1, 8, 2, 0, 1}, /* RxER */
41*4882a593Smuzhiyun {1, 10, 2, 0, 1}, /* RxDV */
42*4882a593Smuzhiyun {0, 13, 2, 0, 1}, /* RxCLK->CLK9 */
43*4882a593Smuzhiyun {1, 11, 2, 0, 1}, /* COL */
44*4882a593Smuzhiyun {1, 13, 2, 0, 1}, /* CRS */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* UCC2 */
47*4882a593Smuzhiyun {0, 18, 1, 0, 1}, /* TxD0 */
48*4882a593Smuzhiyun {0, 19, 1, 0, 1}, /* TxD1 */
49*4882a593Smuzhiyun {0, 20, 1, 0, 1}, /* TxD2 */
50*4882a593Smuzhiyun {0, 21, 1, 0, 1}, /* TxD3 */
51*4882a593Smuzhiyun {0, 27, 1, 0, 1}, /* TxER */
52*4882a593Smuzhiyun {0, 30, 1, 0, 1}, /* TxEN */
53*4882a593Smuzhiyun {3, 23, 2, 0, 1}, /* TxCLK->CLK3 */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun {0, 22, 2, 0, 1}, /* RxD0 */
56*4882a593Smuzhiyun {0, 23, 2, 0, 1}, /* RxD1 */
57*4882a593Smuzhiyun {0, 24, 2, 0, 1}, /* RxD2 */
58*4882a593Smuzhiyun {0, 25, 2, 0, 1}, /* RxD3 */
59*4882a593Smuzhiyun {0, 26, 1, 0, 1}, /* RxER */
60*4882a593Smuzhiyun {0, 28, 2, 0, 1}, /* Rx_DV */
61*4882a593Smuzhiyun {3, 21, 2, 0, 1}, /* RxCLK->CLK16 */
62*4882a593Smuzhiyun {0, 29, 2, 0, 1}, /* COL */
63*4882a593Smuzhiyun {0, 31, 2, 0, 1}, /* CRS */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun {3, 4, 3, 0, 2}, /* MDIO */
66*4882a593Smuzhiyun {3, 5, 1, 0, 2}, /* MDC */
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun int fixed_sdram(void);
72*4882a593Smuzhiyun
dram_init(void)73*4882a593Smuzhiyun int dram_init(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
76*4882a593Smuzhiyun u32 msize = 0;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
79*4882a593Smuzhiyun return -ENXIO;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* DDR SDRAM - Main SODIMM */
82*4882a593Smuzhiyun im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun msize = fixed_sdram();
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* set total bus SDRAM size(bytes) -- DDR */
87*4882a593Smuzhiyun gd->ram_size = msize * 1024 * 1024;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*************************************************************************
93*4882a593Smuzhiyun * fixed sdram init -- doesn't use serial presence detect.
94*4882a593Smuzhiyun ************************************************************************/
fixed_sdram(void)95*4882a593Smuzhiyun int fixed_sdram(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
98*4882a593Smuzhiyun u32 msize = 0;
99*4882a593Smuzhiyun u32 ddr_size;
100*4882a593Smuzhiyun u32 ddr_size_log2;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun msize = CONFIG_SYS_DDR_SIZE;
103*4882a593Smuzhiyun for (ddr_size = msize << 20, ddr_size_log2 = 0;
104*4882a593Smuzhiyun (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
105*4882a593Smuzhiyun if (ddr_size & 1) {
106*4882a593Smuzhiyun return -1;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun im->sysconf.ddrlaw[0].ar =
110*4882a593Smuzhiyun LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
111*4882a593Smuzhiyun im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
112*4882a593Smuzhiyun im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
113*4882a593Smuzhiyun im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
114*4882a593Smuzhiyun im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
115*4882a593Smuzhiyun im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
116*4882a593Smuzhiyun im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
117*4882a593Smuzhiyun im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
118*4882a593Smuzhiyun im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
119*4882a593Smuzhiyun im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
120*4882a593Smuzhiyun im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
121*4882a593Smuzhiyun im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
122*4882a593Smuzhiyun im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
123*4882a593Smuzhiyun __asm__ __volatile__ ("sync");
124*4882a593Smuzhiyun udelay(200);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
127*4882a593Smuzhiyun __asm__ __volatile__ ("sync");
128*4882a593Smuzhiyun return msize;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
checkboard(void)131*4882a593Smuzhiyun int checkboard(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun puts("Board: Freescale MPC8323ERDB\n");
134*4882a593Smuzhiyun return 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static struct pci_region pci_regions[] = {
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun bus_start: CONFIG_SYS_PCI1_MEM_BASE,
140*4882a593Smuzhiyun phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
141*4882a593Smuzhiyun size: CONFIG_SYS_PCI1_MEM_SIZE,
142*4882a593Smuzhiyun flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
146*4882a593Smuzhiyun phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
147*4882a593Smuzhiyun size: CONFIG_SYS_PCI1_MMIO_SIZE,
148*4882a593Smuzhiyun flags: PCI_REGION_MEM
149*4882a593Smuzhiyun },
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun bus_start: CONFIG_SYS_PCI1_IO_BASE,
152*4882a593Smuzhiyun phys_start: CONFIG_SYS_PCI1_IO_PHYS,
153*4882a593Smuzhiyun size: CONFIG_SYS_PCI1_IO_SIZE,
154*4882a593Smuzhiyun flags: PCI_REGION_IO
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
pci_init_board(void)158*4882a593Smuzhiyun void pci_init_board(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
161*4882a593Smuzhiyun volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
162*4882a593Smuzhiyun volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
163*4882a593Smuzhiyun struct pci_region *reg[] = { pci_regions };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Enable all 3 PCI_CLK_OUTPUTs. */
166*4882a593Smuzhiyun clk->occr |= 0xe0000000;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Configure PCI Local Access Windows */
169*4882a593Smuzhiyun pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
170*4882a593Smuzhiyun pci_law[0].ar = LBLAWAR_EN | LBLAWAR_512MB;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
173*4882a593Smuzhiyun pci_law[1].ar = LBLAWAR_EN | LBLAWAR_1MB;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun mpc83xx_pci_init(1, reg);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)179*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
182*4882a593Smuzhiyun #ifdef CONFIG_PCI
183*4882a593Smuzhiyun ft_pci_setup(blob, bd);
184*4882a593Smuzhiyun #endif
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #if defined(CONFIG_SYS_I2C_MAC_OFFSET)
mac_read_from_eeprom(void)191*4882a593Smuzhiyun int mac_read_from_eeprom(void)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun uchar buf[28];
194*4882a593Smuzhiyun char str[18];
195*4882a593Smuzhiyun int i = 0;
196*4882a593Smuzhiyun unsigned int crc = 0;
197*4882a593Smuzhiyun unsigned char enetvar[32];
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Read MAC addresses from EEPROM */
200*4882a593Smuzhiyun if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, CONFIG_SYS_I2C_MAC_OFFSET, buf, 28)) {
201*4882a593Smuzhiyun printf("\nEEPROM @ 0x%02x read FAILED!!!\n",
202*4882a593Smuzhiyun CONFIG_SYS_I2C_EEPROM_ADDR);
203*4882a593Smuzhiyun } else {
204*4882a593Smuzhiyun uint32_t crc_buf;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun memcpy(&crc_buf, &buf[24], sizeof(uint32_t));
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (crc32(crc, buf, 24) == crc_buf) {
209*4882a593Smuzhiyun printf("Reading MAC from EEPROM\n");
210*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
211*4882a593Smuzhiyun if (memcmp(&buf[i * 6], "\0\0\0\0\0\0", 6)) {
212*4882a593Smuzhiyun sprintf(str,
213*4882a593Smuzhiyun "%02X:%02X:%02X:%02X:%02X:%02X",
214*4882a593Smuzhiyun buf[i * 6], buf[i * 6 + 1],
215*4882a593Smuzhiyun buf[i * 6 + 2], buf[i * 6 + 3],
216*4882a593Smuzhiyun buf[i * 6 + 4], buf[i * 6 + 5]);
217*4882a593Smuzhiyun sprintf((char *)enetvar,
218*4882a593Smuzhiyun i ? "eth%daddr" : "ethaddr", i);
219*4882a593Smuzhiyun env_set((char *)enetvar, str);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun #endif /* CONFIG_I2C_MAC_OFFSET */
227