xref: /OK3568_Linux_fs/u-boot/board/freescale/mpc8315erdb/mpc8315erdb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2007 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Scott Wood <scottwood@freescale.com>
5*4882a593Smuzhiyun  *         Dave Liu <daveliu@freescale.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <hwconfig.h>
12*4882a593Smuzhiyun #include <i2c.h>
13*4882a593Smuzhiyun #include <linux/libfdt.h>
14*4882a593Smuzhiyun #include <fdt_support.h>
15*4882a593Smuzhiyun #include <pci.h>
16*4882a593Smuzhiyun #include <mpc83xx.h>
17*4882a593Smuzhiyun #include <netdev.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <ns16550.h>
20*4882a593Smuzhiyun #include <nand.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun 
board_early_init_f(void)24*4882a593Smuzhiyun int board_early_init_f(void)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	if (im->pmc.pmccr1 & PMCCR1_POWER_OFF)
29*4882a593Smuzhiyun 		gd->flags |= GD_FLG_SILENT;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	return 0;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #ifndef CONFIG_NAND_SPL
35*4882a593Smuzhiyun 
read_board_info(void)36*4882a593Smuzhiyun static u8 read_board_info(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	u8 val8;
39*4882a593Smuzhiyun 	i2c_set_bus_num(0);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	if (i2c_read(CONFIG_SYS_I2C_PCF8574A_ADDR, 0, 0, &val8, 1) == 0)
42*4882a593Smuzhiyun 		return val8;
43*4882a593Smuzhiyun 	else
44*4882a593Smuzhiyun 		return 0;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
checkboard(void)47*4882a593Smuzhiyun int checkboard(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	static const char * const rev_str[] = {
50*4882a593Smuzhiyun 		"0.0",
51*4882a593Smuzhiyun 		"0.1",
52*4882a593Smuzhiyun 		"1.0",
53*4882a593Smuzhiyun 		"1.1",
54*4882a593Smuzhiyun 		"<unknown>",
55*4882a593Smuzhiyun 	};
56*4882a593Smuzhiyun 	u8 info;
57*4882a593Smuzhiyun 	int i;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	info = read_board_info();
60*4882a593Smuzhiyun 	i = (!info) ? 4: info & 0x03;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	printf("Board: Freescale MPC8315ERDB Rev %s\n", rev_str[i]);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static struct pci_region pci_regions[] = {
68*4882a593Smuzhiyun 	{
69*4882a593Smuzhiyun 		bus_start: CONFIG_SYS_PCI_MEM_BASE,
70*4882a593Smuzhiyun 		phys_start: CONFIG_SYS_PCI_MEM_PHYS,
71*4882a593Smuzhiyun 		size: CONFIG_SYS_PCI_MEM_SIZE,
72*4882a593Smuzhiyun 		flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun 	{
75*4882a593Smuzhiyun 		bus_start: CONFIG_SYS_PCI_MMIO_BASE,
76*4882a593Smuzhiyun 		phys_start: CONFIG_SYS_PCI_MMIO_PHYS,
77*4882a593Smuzhiyun 		size: CONFIG_SYS_PCI_MMIO_SIZE,
78*4882a593Smuzhiyun 		flags: PCI_REGION_MEM
79*4882a593Smuzhiyun 	},
80*4882a593Smuzhiyun 	{
81*4882a593Smuzhiyun 		bus_start: CONFIG_SYS_PCI_IO_BASE,
82*4882a593Smuzhiyun 		phys_start: CONFIG_SYS_PCI_IO_PHYS,
83*4882a593Smuzhiyun 		size: CONFIG_SYS_PCI_IO_SIZE,
84*4882a593Smuzhiyun 		flags: PCI_REGION_IO
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static struct pci_region pcie_regions_0[] = {
89*4882a593Smuzhiyun 	{
90*4882a593Smuzhiyun 		.bus_start = CONFIG_SYS_PCIE1_MEM_BASE,
91*4882a593Smuzhiyun 		.phys_start = CONFIG_SYS_PCIE1_MEM_PHYS,
92*4882a593Smuzhiyun 		.size = CONFIG_SYS_PCIE1_MEM_SIZE,
93*4882a593Smuzhiyun 		.flags = PCI_REGION_MEM,
94*4882a593Smuzhiyun 	},
95*4882a593Smuzhiyun 	{
96*4882a593Smuzhiyun 		.bus_start = CONFIG_SYS_PCIE1_IO_BASE,
97*4882a593Smuzhiyun 		.phys_start = CONFIG_SYS_PCIE1_IO_PHYS,
98*4882a593Smuzhiyun 		.size = CONFIG_SYS_PCIE1_IO_SIZE,
99*4882a593Smuzhiyun 		.flags = PCI_REGION_IO,
100*4882a593Smuzhiyun 	},
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static struct pci_region pcie_regions_1[] = {
104*4882a593Smuzhiyun 	{
105*4882a593Smuzhiyun 		.bus_start = CONFIG_SYS_PCIE2_MEM_BASE,
106*4882a593Smuzhiyun 		.phys_start = CONFIG_SYS_PCIE2_MEM_PHYS,
107*4882a593Smuzhiyun 		.size = CONFIG_SYS_PCIE2_MEM_SIZE,
108*4882a593Smuzhiyun 		.flags = PCI_REGION_MEM,
109*4882a593Smuzhiyun 	},
110*4882a593Smuzhiyun 	{
111*4882a593Smuzhiyun 		.bus_start = CONFIG_SYS_PCIE2_IO_BASE,
112*4882a593Smuzhiyun 		.phys_start = CONFIG_SYS_PCIE2_IO_PHYS,
113*4882a593Smuzhiyun 		.size = CONFIG_SYS_PCIE2_IO_SIZE,
114*4882a593Smuzhiyun 		.flags = PCI_REGION_IO,
115*4882a593Smuzhiyun 	},
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
pci_init_board(void)118*4882a593Smuzhiyun void pci_init_board(void)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
121*4882a593Smuzhiyun 	volatile sysconf83xx_t *sysconf = &immr->sysconf;
122*4882a593Smuzhiyun 	volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
123*4882a593Smuzhiyun 	volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
124*4882a593Smuzhiyun 	volatile law83xx_t *pcie_law = sysconf->pcielaw;
125*4882a593Smuzhiyun 	struct pci_region *reg[] = { pci_regions };
126*4882a593Smuzhiyun 	struct pci_region *pcie_reg[] = { pcie_regions_0, pcie_regions_1, };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* Enable all 3 PCI_CLK_OUTPUTs. */
129*4882a593Smuzhiyun 	clk->occr |= 0xe0000000;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/*
132*4882a593Smuzhiyun 	 * Configure PCI Local Access Windows
133*4882a593Smuzhiyun 	 */
134*4882a593Smuzhiyun 	pci_law[0].bar = CONFIG_SYS_PCI_MEM_PHYS & LAWBAR_BAR;
135*4882a593Smuzhiyun 	pci_law[0].ar = LBLAWAR_EN | LBLAWAR_512MB;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	pci_law[1].bar = CONFIG_SYS_PCI_IO_PHYS & LAWBAR_BAR;
138*4882a593Smuzhiyun 	pci_law[1].ar = LBLAWAR_EN | LBLAWAR_1MB;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	mpc83xx_pci_init(1, reg);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Configure the clock for PCIE controller */
143*4882a593Smuzhiyun 	clrsetbits_be32(&clk->sccr, SCCR_PCIEXP1CM | SCCR_PCIEXP2CM,
144*4882a593Smuzhiyun 				    SCCR_PCIEXP1CM_1 | SCCR_PCIEXP2CM_1);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Deassert the resets in the control register */
147*4882a593Smuzhiyun 	out_be32(&sysconf->pecr1, 0xE0008000);
148*4882a593Smuzhiyun 	out_be32(&sysconf->pecr2, 0xE0008000);
149*4882a593Smuzhiyun 	udelay(2000);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Configure PCI Express Local Access Windows */
152*4882a593Smuzhiyun 	out_be32(&pcie_law[0].bar, CONFIG_SYS_PCIE1_BASE & LAWBAR_BAR);
153*4882a593Smuzhiyun 	out_be32(&pcie_law[0].ar, LBLAWAR_EN | LBLAWAR_512MB);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	out_be32(&pcie_law[1].bar, CONFIG_SYS_PCIE2_BASE & LAWBAR_BAR);
156*4882a593Smuzhiyun 	out_be32(&pcie_law[1].ar, LBLAWAR_EN | LBLAWAR_512MB);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	mpc83xx_pcie_init(2, pcie_reg);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
fdt_tsec1_fixup(void * fdt,bd_t * bd)162*4882a593Smuzhiyun void fdt_tsec1_fixup(void *fdt, bd_t *bd)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	const char disabled[] = "disabled";
165*4882a593Smuzhiyun 	const char *path;
166*4882a593Smuzhiyun 	int ret;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (hwconfig_arg_cmp("board_type", "tsec1")) {
169*4882a593Smuzhiyun 		return;
170*4882a593Smuzhiyun 	} else if (!hwconfig_arg_cmp("board_type", "ulpi")) {
171*4882a593Smuzhiyun 		printf("NOTICE: No or unknown board_type hwconfig specified.\n"
172*4882a593Smuzhiyun 		       "        Assuming board with TSEC1.\n");
173*4882a593Smuzhiyun 		return;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	ret = fdt_path_offset(fdt, "/aliases");
177*4882a593Smuzhiyun 	if (ret < 0) {
178*4882a593Smuzhiyun 		printf("WARNING: can't find /aliases node\n");
179*4882a593Smuzhiyun 		return;
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	path = fdt_getprop(fdt, ret, "ethernet0", NULL);
183*4882a593Smuzhiyun 	if (!path) {
184*4882a593Smuzhiyun 		printf("WARNING: can't find ethernet0 alias\n");
185*4882a593Smuzhiyun 		return;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	do_fixup_by_path(fdt, path, "status", disabled, sizeof(disabled), 1);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
ft_board_setup(void * blob,bd_t * bd)191*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
194*4882a593Smuzhiyun #ifdef CONFIG_PCI
195*4882a593Smuzhiyun 	ft_pci_setup(blob, bd);
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun 	fsl_fdt_fixup_dr_usb(blob, bd);
198*4882a593Smuzhiyun 	fdt_tsec1_fixup(blob, bd);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)204*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	cpu_eth_init(bis);	/* Initialize TSECs first */
207*4882a593Smuzhiyun 	return pci_eth_init(bis);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #else /* CONFIG_NAND_SPL */
211*4882a593Smuzhiyun 
checkboard(void)212*4882a593Smuzhiyun int checkboard(void)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	puts("Board: Freescale MPC8315ERDB\n");
215*4882a593Smuzhiyun 	return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
board_init_f(ulong bootflag)218*4882a593Smuzhiyun void board_init_f(ulong bootflag)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	board_early_init_f();
221*4882a593Smuzhiyun 	NS16550_init((NS16550_t)(CONFIG_SYS_IMMR + 0x4500),
222*4882a593Smuzhiyun 		     CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE);
223*4882a593Smuzhiyun 	puts("NAND boot... ");
224*4882a593Smuzhiyun 	timer_init();
225*4882a593Smuzhiyun 	dram_init();
226*4882a593Smuzhiyun 	relocate_code(CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000, (gd_t *)gd,
227*4882a593Smuzhiyun 		      CONFIG_SYS_NAND_U_BOOT_RELOC);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
board_init_r(gd_t * gd,ulong dest_addr)230*4882a593Smuzhiyun void board_init_r(gd_t *gd, ulong dest_addr)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	nand_boot();
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
putc(char c)235*4882a593Smuzhiyun void putc(char c)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	if (gd->flags & GD_FLG_SILENT)
238*4882a593Smuzhiyun 		return;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (c == '\n')
241*4882a593Smuzhiyun 		NS16550_putc((NS16550_t)(CONFIG_SYS_IMMR + 0x4500), '\r');
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	NS16550_putc((NS16550_t)(CONFIG_SYS_IMMR + 0x4500), c);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #endif /* CONFIG_NAND_SPL */
247