xref: /OK3568_Linux_fs/u-boot/board/freescale/mpc8308rdb/mpc8308rdb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2010 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <hwconfig.h>
10*4882a593Smuzhiyun #include <i2c.h>
11*4882a593Smuzhiyun #include <spi.h>
12*4882a593Smuzhiyun #include <linux/libfdt.h>
13*4882a593Smuzhiyun #include <fdt_support.h>
14*4882a593Smuzhiyun #include <pci.h>
15*4882a593Smuzhiyun #include <mpc83xx.h>
16*4882a593Smuzhiyun #include <vsc7385.h>
17*4882a593Smuzhiyun #include <netdev.h>
18*4882a593Smuzhiyun #include <fsl_esdhc.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
21*4882a593Smuzhiyun #include <asm/fsl_mpc83xx_serdes.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * The following are used to control the SPI chip selects for the SPI command.
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun #ifdef CONFIG_MPC8XXX_SPI
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define SPI_CS_MASK	0x00400000
31*4882a593Smuzhiyun 
spi_cs_is_valid(unsigned int bus,unsigned int cs)32*4882a593Smuzhiyun int spi_cs_is_valid(unsigned int bus, unsigned int cs)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	return bus == 0 && cs == 0;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
spi_cs_activate(struct spi_slave * slave)37*4882a593Smuzhiyun void spi_cs_activate(struct spi_slave *slave)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* active low */
42*4882a593Smuzhiyun 	clrbits_be32(&immr->gpio[0].dat, SPI_CS_MASK);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
spi_cs_deactivate(struct spi_slave * slave)45*4882a593Smuzhiyun void spi_cs_deactivate(struct spi_slave *slave)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/* inactive high */
50*4882a593Smuzhiyun 	setbits_be32(&immr->gpio[0].dat, SPI_CS_MASK);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun #endif /* CONFIG_MPC8XXX_SPI */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
board_mmc_init(bd_t * bd)55*4882a593Smuzhiyun int board_mmc_init(bd_t *bd)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	return fsl_esdhc_mmc_init(bd);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun #endif
60*4882a593Smuzhiyun 
read_board_info(void)61*4882a593Smuzhiyun static u8 read_board_info(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	u8 val8;
64*4882a593Smuzhiyun 	i2c_set_bus_num(0);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (i2c_read(CONFIG_SYS_I2C_PCF8574A_ADDR, 0, 0, &val8, 1) == 0)
67*4882a593Smuzhiyun 		return val8;
68*4882a593Smuzhiyun 	else
69*4882a593Smuzhiyun 		return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
checkboard(void)72*4882a593Smuzhiyun int checkboard(void)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	static const char * const rev_str[] = {
75*4882a593Smuzhiyun 		"1.0",
76*4882a593Smuzhiyun 		"<reserved>",
77*4882a593Smuzhiyun 		"<reserved>",
78*4882a593Smuzhiyun 		"<reserved>",
79*4882a593Smuzhiyun 		"<unknown>",
80*4882a593Smuzhiyun 	};
81*4882a593Smuzhiyun 	u8 info;
82*4882a593Smuzhiyun 	int i;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	info = read_board_info();
85*4882a593Smuzhiyun 	i = (!info) ? 4 : info & 0x03;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	printf("Board: Freescale MPC8308RDB Rev %s\n", rev_str[i]);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static struct pci_region pcie_regions_0[] = {
93*4882a593Smuzhiyun 	{
94*4882a593Smuzhiyun 		.bus_start = CONFIG_SYS_PCIE1_MEM_BASE,
95*4882a593Smuzhiyun 		.phys_start = CONFIG_SYS_PCIE1_MEM_PHYS,
96*4882a593Smuzhiyun 		.size = CONFIG_SYS_PCIE1_MEM_SIZE,
97*4882a593Smuzhiyun 		.flags = PCI_REGION_MEM,
98*4882a593Smuzhiyun 	},
99*4882a593Smuzhiyun 	{
100*4882a593Smuzhiyun 		.bus_start = CONFIG_SYS_PCIE1_IO_BASE,
101*4882a593Smuzhiyun 		.phys_start = CONFIG_SYS_PCIE1_IO_PHYS,
102*4882a593Smuzhiyun 		.size = CONFIG_SYS_PCIE1_IO_SIZE,
103*4882a593Smuzhiyun 		.flags = PCI_REGION_IO,
104*4882a593Smuzhiyun 	},
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
pci_init_board(void)107*4882a593Smuzhiyun void pci_init_board(void)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
110*4882a593Smuzhiyun 	sysconf83xx_t *sysconf = &immr->sysconf;
111*4882a593Smuzhiyun 	law83xx_t *pcie_law = sysconf->pcielaw;
112*4882a593Smuzhiyun 	struct pci_region *pcie_reg[] = { pcie_regions_0 };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_PEX,
115*4882a593Smuzhiyun 					FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* Deassert the resets in the control register */
118*4882a593Smuzhiyun 	out_be32(&sysconf->pecr1, 0xE0008000);
119*4882a593Smuzhiyun 	udelay(2000);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Configure PCI Express Local Access Windows */
122*4882a593Smuzhiyun 	out_be32(&pcie_law[0].bar, CONFIG_SYS_PCIE1_BASE & LAWBAR_BAR);
123*4882a593Smuzhiyun 	out_be32(&pcie_law[0].ar, LBLAWAR_EN | LBLAWAR_512MB);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	mpc83xx_pcie_init(1, pcie_reg);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * Miscellaneous late-boot configurations
129*4882a593Smuzhiyun  *
130*4882a593Smuzhiyun  * If a VSC7385 microcode image is present, then upload it.
131*4882a593Smuzhiyun */
misc_init_r(void)132*4882a593Smuzhiyun int misc_init_r(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun #ifdef CONFIG_MPC8XXX_SPI
135*4882a593Smuzhiyun 	immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
136*4882a593Smuzhiyun 	sysconf83xx_t *sysconf = &immr->sysconf;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/*
139*4882a593Smuzhiyun 	 * Set proper bits in SICRH to allow SPI on header J8
140*4882a593Smuzhiyun 	 *
141*4882a593Smuzhiyun 	 * NOTE: this breaks the TSEC2 interface, attached to the Vitesse
142*4882a593Smuzhiyun 	 * switch. The pinmux configuration does not have a fine enough
143*4882a593Smuzhiyun 	 * granularity to support both simultaneously.
144*4882a593Smuzhiyun 	 */
145*4882a593Smuzhiyun 	clrsetbits_be32(&sysconf->sicrh, SICRH_GPIO_A_TSEC2, SICRH_GPIO_A_GPIO);
146*4882a593Smuzhiyun 	puts("WARNING: SPI enabled, TSEC2 support is broken\n");
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Set header J8 SPI chip select output, disabled */
149*4882a593Smuzhiyun 	setbits_be32(&immr->gpio[0].dir, SPI_CS_MASK);
150*4882a593Smuzhiyun 	setbits_be32(&immr->gpio[0].dat, SPI_CS_MASK);
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #ifdef CONFIG_VSC7385_IMAGE
154*4882a593Smuzhiyun 	if (vsc7385_upload_firmware((void *) CONFIG_VSC7385_IMAGE,
155*4882a593Smuzhiyun 		CONFIG_VSC7385_IMAGE_SIZE)) {
156*4882a593Smuzhiyun 		puts("Failure uploading VSC7385 microcode.\n");
157*4882a593Smuzhiyun 		return 1;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)164*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
167*4882a593Smuzhiyun 	fsl_fdt_fixup_dr_usb(blob, bd);
168*4882a593Smuzhiyun 	fdt_fixup_esdhc(blob, bd);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)174*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	int rv, num_if = 0;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* Initialize TSECs first */
179*4882a593Smuzhiyun 	rv = cpu_eth_init(bis);
180*4882a593Smuzhiyun 	if (rv >= 0)
181*4882a593Smuzhiyun 		num_if += rv;
182*4882a593Smuzhiyun 	else
183*4882a593Smuzhiyun 		printf("ERROR: failed to initialize TSECs.\n");
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	rv = pci_eth_init(bis);
186*4882a593Smuzhiyun 	if (rv >= 0)
187*4882a593Smuzhiyun 		num_if += rv;
188*4882a593Smuzhiyun 	else
189*4882a593Smuzhiyun 		printf("ERROR: failed to initialize PCI Ethernet.\n");
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return num_if;
192*4882a593Smuzhiyun }
193