1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017 NXP Semiconductors
3*4882a593Smuzhiyun * Copyright 2015 Freescale Semiconductor
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <malloc.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <fsl_ifc.h>
12*4882a593Smuzhiyun #include <fsl_ddr.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <hwconfig.h>
15*4882a593Smuzhiyun #include <fdt_support.h>
16*4882a593Smuzhiyun #include <linux/libfdt.h>
17*4882a593Smuzhiyun #include <fsl-mc/fsl_mc.h>
18*4882a593Smuzhiyun #include <environment.h>
19*4882a593Smuzhiyun #include <efi_loader.h>
20*4882a593Smuzhiyun #include <i2c.h>
21*4882a593Smuzhiyun #include <asm/arch/mmu.h>
22*4882a593Smuzhiyun #include <asm/arch/soc.h>
23*4882a593Smuzhiyun #include <asm/arch/ppa.h>
24*4882a593Smuzhiyun #include <fsl_sec.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
27*4882a593Smuzhiyun #include "../common/qixis.h"
28*4882a593Smuzhiyun #include "ls2080ardb_qixis.h"
29*4882a593Smuzhiyun #endif
30*4882a593Smuzhiyun #include "../common/vid.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define PIN_MUX_SEL_SDHC 0x00
33*4882a593Smuzhiyun #define PIN_MUX_SEL_DSPI 0x0a
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
36*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun enum {
39*4882a593Smuzhiyun MUX_TYPE_SDHC,
40*4882a593Smuzhiyun MUX_TYPE_DSPI,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
get_qixis_addr(void)43*4882a593Smuzhiyun unsigned long long get_qixis_addr(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun unsigned long long addr;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if (gd->flags & GD_FLG_RELOC)
48*4882a593Smuzhiyun addr = QIXIS_BASE_PHYS;
49*4882a593Smuzhiyun else
50*4882a593Smuzhiyun addr = QIXIS_BASE_PHYS_EARLY;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun * IFC address under 256MB is mapped to 0x30000000, any address above
54*4882a593Smuzhiyun * is mapped to 0x5_10000000 up to 4GB.
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return addr;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
checkboard(void)61*4882a593Smuzhiyun int checkboard(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
64*4882a593Smuzhiyun u8 sw;
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun char buf[15];
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun cpu_name(buf);
69*4882a593Smuzhiyun printf("Board: %s-RDB, ", buf);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS2081ARDB
72*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
73*4882a593Smuzhiyun sw = QIXIS_READ(arch);
74*4882a593Smuzhiyun printf("Board Arch: V%d, ", sw >> 4);
75*4882a593Smuzhiyun printf("Board version: %c, ", (sw & 0xf) + 'A');
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun sw = QIXIS_READ(brdcfg[0]);
78*4882a593Smuzhiyun sw = (sw & QIXIS_QMAP_MASK) >> QIXIS_QMAP_SHIFT;
79*4882a593Smuzhiyun switch (sw) {
80*4882a593Smuzhiyun case 0:
81*4882a593Smuzhiyun puts("boot from QSPI DEV#0\n");
82*4882a593Smuzhiyun puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
83*4882a593Smuzhiyun break;
84*4882a593Smuzhiyun case 1:
85*4882a593Smuzhiyun puts("boot from QSPI DEV#1\n");
86*4882a593Smuzhiyun puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
87*4882a593Smuzhiyun break;
88*4882a593Smuzhiyun case 2:
89*4882a593Smuzhiyun puts("boot from QSPI EMU\n");
90*4882a593Smuzhiyun puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun case 3:
93*4882a593Smuzhiyun puts("boot from QSPI EMU\n");
94*4882a593Smuzhiyun puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
95*4882a593Smuzhiyun break;
96*4882a593Smuzhiyun case 4:
97*4882a593Smuzhiyun puts("boot from QSPI DEV#0\n");
98*4882a593Smuzhiyun puts("QSPI_CSA_1 mapped to QSPI EMU\n");
99*4882a593Smuzhiyun break;
100*4882a593Smuzhiyun default:
101*4882a593Smuzhiyun printf("invalid setting of SW%u\n", sw);
102*4882a593Smuzhiyun break;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun puts("SERDES1 Reference : ");
106*4882a593Smuzhiyun printf("Clock1 = 100MHz ");
107*4882a593Smuzhiyun printf("Clock2 = 161.13MHz");
108*4882a593Smuzhiyun #else
109*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
110*4882a593Smuzhiyun sw = QIXIS_READ(arch);
111*4882a593Smuzhiyun printf("Board Arch: V%d, ", sw >> 4);
112*4882a593Smuzhiyun printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun sw = QIXIS_READ(brdcfg[0]);
115*4882a593Smuzhiyun sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (sw < 0x8)
118*4882a593Smuzhiyun printf("vBank: %d\n", sw);
119*4882a593Smuzhiyun else if (sw == 0x9)
120*4882a593Smuzhiyun puts("NAND\n");
121*4882a593Smuzhiyun else
122*4882a593Smuzhiyun printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun puts("SERDES1 Reference : ");
127*4882a593Smuzhiyun printf("Clock1 = 156.25MHz ");
128*4882a593Smuzhiyun printf("Clock2 = 156.25MHz");
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun puts("\nSERDES2 Reference : ");
132*4882a593Smuzhiyun printf("Clock1 = 100MHz ");
133*4882a593Smuzhiyun printf("Clock2 = 100MHz\n");
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
get_board_sys_clk(void)138*4882a593Smuzhiyun unsigned long get_board_sys_clk(void)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
141*4882a593Smuzhiyun u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun switch (sysclk_conf & 0x0F) {
144*4882a593Smuzhiyun case QIXIS_SYSCLK_83:
145*4882a593Smuzhiyun return 83333333;
146*4882a593Smuzhiyun case QIXIS_SYSCLK_100:
147*4882a593Smuzhiyun return 100000000;
148*4882a593Smuzhiyun case QIXIS_SYSCLK_125:
149*4882a593Smuzhiyun return 125000000;
150*4882a593Smuzhiyun case QIXIS_SYSCLK_133:
151*4882a593Smuzhiyun return 133333333;
152*4882a593Smuzhiyun case QIXIS_SYSCLK_150:
153*4882a593Smuzhiyun return 150000000;
154*4882a593Smuzhiyun case QIXIS_SYSCLK_160:
155*4882a593Smuzhiyun return 160000000;
156*4882a593Smuzhiyun case QIXIS_SYSCLK_166:
157*4882a593Smuzhiyun return 166666666;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun return 100000000;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
select_i2c_ch_pca9547(u8 ch)163*4882a593Smuzhiyun int select_i2c_ch_pca9547(u8 ch)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun int ret;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
168*4882a593Smuzhiyun if (ret) {
169*4882a593Smuzhiyun puts("PCA: failed to select proper channel\n");
170*4882a593Smuzhiyun return ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
i2c_multiplexer_select_vid_channel(u8 channel)176*4882a593Smuzhiyun int i2c_multiplexer_select_vid_channel(u8 channel)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun return select_i2c_ch_pca9547(channel);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
config_board_mux(int ctrl_type)181*4882a593Smuzhiyun int config_board_mux(int ctrl_type)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
184*4882a593Smuzhiyun u8 reg5;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun reg5 = QIXIS_READ(brdcfg[5]);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun switch (ctrl_type) {
189*4882a593Smuzhiyun case MUX_TYPE_SDHC:
190*4882a593Smuzhiyun reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun case MUX_TYPE_DSPI:
193*4882a593Smuzhiyun reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun default:
196*4882a593Smuzhiyun printf("Wrong mux interface type\n");
197*4882a593Smuzhiyun return -1;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[5], reg5);
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
board_init(void)205*4882a593Smuzhiyun int board_init(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun #ifdef CONFIG_FSL_MC_ENET
208*4882a593Smuzhiyun u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun init_final_memctl_regs();
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_NOWHERE
214*4882a593Smuzhiyun gd->env_addr = (ulong)&default_environment[0];
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
219*4882a593Smuzhiyun QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
222*4882a593Smuzhiyun ppa_init();
223*4882a593Smuzhiyun #endif
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #ifdef CONFIG_FSL_MC_ENET
226*4882a593Smuzhiyun /* invert AQR405 IRQ pins polarity */
227*4882a593Smuzhiyun out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun #ifdef CONFIG_FSL_CAAM
230*4882a593Smuzhiyun sec_init();
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
board_early_init_f(void)236*4882a593Smuzhiyun int board_early_init_f(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_EARLY_INIT
239*4882a593Smuzhiyun i2c_early_init_f();
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun fsl_lsch3_early_init_f();
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
misc_init_r(void)245*4882a593Smuzhiyun int misc_init_r(void)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun char *env_hwconfig;
248*4882a593Smuzhiyun u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
249*4882a593Smuzhiyun u32 val;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun env_hwconfig = env_get("hwconfig");
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (hwconfig_f("dspi", env_hwconfig) &&
256*4882a593Smuzhiyun DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
257*4882a593Smuzhiyun config_board_mux(MUX_TYPE_DSPI);
258*4882a593Smuzhiyun else
259*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SDHC);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * LS2081ARDB RevF board has smart voltage translator
263*4882a593Smuzhiyun * which needs to be programmed to enable high speed SD interface
264*4882a593Smuzhiyun * by setting GPIO4_10 output to zero
265*4882a593Smuzhiyun */
266*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS2081ARDB
267*4882a593Smuzhiyun out_le32(GPIO4_GPDIR_ADDR, (1 << 21 |
268*4882a593Smuzhiyun in_le32(GPIO4_GPDIR_ADDR)));
269*4882a593Smuzhiyun out_le32(GPIO4_GPDAT_ADDR, (~(1 << 21) &
270*4882a593Smuzhiyun in_le32(GPIO4_GPDAT_ADDR)));
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun if (hwconfig("sdhc"))
273*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SDHC);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (adjust_vdd(0))
276*4882a593Smuzhiyun printf("Warning: Adjusting core voltage failed.\n");
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
detail_board_ddr_info(void)281*4882a593Smuzhiyun void detail_board_ddr_info(void)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun puts("\nDDR ");
284*4882a593Smuzhiyun print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
285*4882a593Smuzhiyun print_ddr_info(0);
286*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
287*4882a593Smuzhiyun if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
288*4882a593Smuzhiyun puts("\nDP-DDR ");
289*4882a593Smuzhiyun print_size(gd->bd->bi_dram[2].size, "");
290*4882a593Smuzhiyun print_ddr_info(CONFIG_DP_DDR_CTRL);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MISC_INIT)
arch_misc_init(void)296*4882a593Smuzhiyun int arch_misc_init(void)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun #ifdef CONFIG_FSL_MC_ENET
fdt_fixup_board_enet(void * fdt)303*4882a593Smuzhiyun void fdt_fixup_board_enet(void *fdt)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun int offset;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/soc/fsl-mc");
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (offset < 0)
310*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/fsl-mc");
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (offset < 0) {
313*4882a593Smuzhiyun printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
314*4882a593Smuzhiyun __func__, offset);
315*4882a593Smuzhiyun return;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (get_mc_boot_status() == 0)
319*4882a593Smuzhiyun fdt_status_okay(fdt, offset);
320*4882a593Smuzhiyun else
321*4882a593Smuzhiyun fdt_status_fail(fdt, offset);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
board_quiesce_devices(void)324*4882a593Smuzhiyun void board_quiesce_devices(void)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun fsl_mc_ldpaa_exit(gd->bd);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
fsl_fdt_fixup_flash(void * fdt)331*4882a593Smuzhiyun void fsl_fdt_fixup_flash(void *fdt)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun int offset;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun * IFC and QSPI are muxed on board.
337*4882a593Smuzhiyun * So disable IFC node in dts if QSPI is enabled or
338*4882a593Smuzhiyun * disable QSPI node in dts in case QSPI is not enabled.
339*4882a593Smuzhiyun */
340*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
341*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/soc/ifc");
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (offset < 0)
344*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/ifc");
345*4882a593Smuzhiyun #else
346*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/soc/quadspi");
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (offset < 0)
349*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/quadspi");
350*4882a593Smuzhiyun #endif
351*4882a593Smuzhiyun if (offset < 0)
352*4882a593Smuzhiyun return;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun fdt_status_disabled(fdt, offset);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)357*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun u64 base[CONFIG_NR_DRAM_BANKS];
360*4882a593Smuzhiyun u64 size[CONFIG_NR_DRAM_BANKS];
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* fixup DT for the two GPP DDR banks */
365*4882a593Smuzhiyun base[0] = gd->bd->bi_dram[0].start;
366*4882a593Smuzhiyun size[0] = gd->bd->bi_dram[0].size;
367*4882a593Smuzhiyun base[1] = gd->bd->bi_dram[1].start;
368*4882a593Smuzhiyun size[1] = gd->bd->bi_dram[1].size;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun #ifdef CONFIG_RESV_RAM
371*4882a593Smuzhiyun /* reduce size if reserved memory is within this bank */
372*4882a593Smuzhiyun if (gd->arch.resv_ram >= base[0] &&
373*4882a593Smuzhiyun gd->arch.resv_ram < base[0] + size[0])
374*4882a593Smuzhiyun size[0] = gd->arch.resv_ram - base[0];
375*4882a593Smuzhiyun else if (gd->arch.resv_ram >= base[1] &&
376*4882a593Smuzhiyun gd->arch.resv_ram < base[1] + size[1])
377*4882a593Smuzhiyun size[1] = gd->arch.resv_ram - base[1];
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun fdt_fixup_memory_banks(blob, base, size, 2);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun fsl_fdt_fixup_flash(blob);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun #ifdef CONFIG_FSL_MC_ENET
387*4882a593Smuzhiyun fdt_fixup_board_enet(blob);
388*4882a593Smuzhiyun #endif
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun
qixis_dump_switch(void)394*4882a593Smuzhiyun void qixis_dump_switch(void)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
397*4882a593Smuzhiyun int i, nr_of_cfgsw;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun QIXIS_WRITE(cms[0], 0x00);
400*4882a593Smuzhiyun nr_of_cfgsw = QIXIS_READ(cms[1]);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun puts("DIP switch settings dump:\n");
403*4882a593Smuzhiyun for (i = 1; i <= nr_of_cfgsw; i++) {
404*4882a593Smuzhiyun QIXIS_WRITE(cms[0], i);
405*4882a593Smuzhiyun printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun #endif
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /*
411*4882a593Smuzhiyun * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
412*4882a593Smuzhiyun * Both slots has 0x54, resulting 2nd slot unusable.
413*4882a593Smuzhiyun */
update_spd_address(unsigned int ctrl_num,unsigned int slot,unsigned int * addr)414*4882a593Smuzhiyun void update_spd_address(unsigned int ctrl_num,
415*4882a593Smuzhiyun unsigned int slot,
416*4882a593Smuzhiyun unsigned int *addr)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun #ifndef CONFIG_TARGET_LS2081ARDB
419*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
420*4882a593Smuzhiyun u8 sw;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun sw = QIXIS_READ(arch);
423*4882a593Smuzhiyun if ((sw & 0xf) < 0x3) {
424*4882a593Smuzhiyun if (ctrl_num == 1 && slot == 0)
425*4882a593Smuzhiyun *addr = SPD_EEPROM_ADDRESS4;
426*4882a593Smuzhiyun else if (ctrl_num == 1 && slot == 1)
427*4882a593Smuzhiyun *addr = SPD_EEPROM_ADDRESS3;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun #endif
430*4882a593Smuzhiyun #endif
431*4882a593Smuzhiyun }
432