xref: /OK3568_Linux_fs/u-boot/board/freescale/ls2080aqds/ls2080aqds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2015 Freescale Semiconductor
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <malloc.h>
8*4882a593Smuzhiyun #include <errno.h>
9*4882a593Smuzhiyun #include <netdev.h>
10*4882a593Smuzhiyun #include <fsl_ifc.h>
11*4882a593Smuzhiyun #include <fsl_ddr.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <fdt_support.h>
14*4882a593Smuzhiyun #include <linux/libfdt.h>
15*4882a593Smuzhiyun #include <fsl-mc/fsl_mc.h>
16*4882a593Smuzhiyun #include <environment.h>
17*4882a593Smuzhiyun #include <i2c.h>
18*4882a593Smuzhiyun #include <rtc.h>
19*4882a593Smuzhiyun #include <asm/arch/soc.h>
20*4882a593Smuzhiyun #include <hwconfig.h>
21*4882a593Smuzhiyun #include <fsl_sec.h>
22*4882a593Smuzhiyun #include <asm/arch/ppa.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "../common/qixis.h"
26*4882a593Smuzhiyun #include "ls2080aqds_qixis.h"
27*4882a593Smuzhiyun #include "../common/vid.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define PIN_MUX_SEL_SDHC	0x00
30*4882a593Smuzhiyun #define PIN_MUX_SEL_DSPI	0x0a
31*4882a593Smuzhiyun #define SCFG_QSPICLKCTRL_DIV_20	(5 << 27)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define SET_SDHC_MUX_SEL(reg, value)	((reg & 0xf0) | value)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun enum {
38*4882a593Smuzhiyun 	MUX_TYPE_SDHC,
39*4882a593Smuzhiyun 	MUX_TYPE_DSPI,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
get_qixis_addr(void)42*4882a593Smuzhiyun unsigned long long get_qixis_addr(void)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	unsigned long long addr;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if (gd->flags & GD_FLG_RELOC)
47*4882a593Smuzhiyun 		addr = QIXIS_BASE_PHYS;
48*4882a593Smuzhiyun 	else
49*4882a593Smuzhiyun 		addr = QIXIS_BASE_PHYS_EARLY;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/*
52*4882a593Smuzhiyun 	 * IFC address under 256MB is mapped to 0x30000000, any address above
53*4882a593Smuzhiyun 	 * is mapped to 0x5_10000000 up to 4GB.
54*4882a593Smuzhiyun 	 */
55*4882a593Smuzhiyun 	addr = addr  > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return addr;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
checkboard(void)60*4882a593Smuzhiyun int checkboard(void)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	char buf[64];
63*4882a593Smuzhiyun 	u8 sw;
64*4882a593Smuzhiyun 	static const char *const freq[] = {"100", "125", "156.25",
65*4882a593Smuzhiyun 					    "100 separate SSCG"};
66*4882a593Smuzhiyun 	int clock;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	cpu_name(buf);
69*4882a593Smuzhiyun 	printf("Board: %s-QDS, ", buf);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	sw = QIXIS_READ(arch);
72*4882a593Smuzhiyun 	printf("Board Arch: V%d, ", sw >> 4);
73*4882a593Smuzhiyun 	printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	memset((u8 *)buf, 0x00, ARRAY_SIZE(buf));
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	sw = QIXIS_READ(brdcfg[0]);
78*4882a593Smuzhiyun 	sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if (sw < 0x8)
81*4882a593Smuzhiyun 		printf("vBank: %d\n", sw);
82*4882a593Smuzhiyun 	else if (sw == 0x8)
83*4882a593Smuzhiyun 		puts("PromJet\n");
84*4882a593Smuzhiyun 	else if (sw == 0x9)
85*4882a593Smuzhiyun 		puts("NAND\n");
86*4882a593Smuzhiyun 	else if (sw == 0xf)
87*4882a593Smuzhiyun 		puts("QSPI\n");
88*4882a593Smuzhiyun 	else if (sw == 0x15)
89*4882a593Smuzhiyun 		printf("IFCCard\n");
90*4882a593Smuzhiyun 	else
91*4882a593Smuzhiyun 		printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	printf("FPGA: v%d (%s), build %d",
94*4882a593Smuzhiyun 	       (int)QIXIS_READ(scver), qixis_read_tag(buf),
95*4882a593Smuzhiyun 	       (int)qixis_read_minor());
96*4882a593Smuzhiyun 	/* the timestamp string contains "\n" at the end */
97*4882a593Smuzhiyun 	printf(" on %s", qixis_read_time(buf));
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/*
100*4882a593Smuzhiyun 	 * Display the actual SERDES reference clocks as configured by the
101*4882a593Smuzhiyun 	 * dip switches on the board.  Note that the SWx registers could
102*4882a593Smuzhiyun 	 * technically be set to force the reference clocks to match the
103*4882a593Smuzhiyun 	 * values that the SERDES expects (or vice versa).  For now, however,
104*4882a593Smuzhiyun 	 * we just display both values and hope the user notices when they
105*4882a593Smuzhiyun 	 * don't match.
106*4882a593Smuzhiyun 	 */
107*4882a593Smuzhiyun 	puts("SERDES1 Reference : ");
108*4882a593Smuzhiyun 	sw = QIXIS_READ(brdcfg[2]);
109*4882a593Smuzhiyun 	clock = (sw >> 6) & 3;
110*4882a593Smuzhiyun 	printf("Clock1 = %sMHz ", freq[clock]);
111*4882a593Smuzhiyun 	clock = (sw >> 4) & 3;
112*4882a593Smuzhiyun 	printf("Clock2 = %sMHz", freq[clock]);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	puts("\nSERDES2 Reference : ");
115*4882a593Smuzhiyun 	clock = (sw >> 2) & 3;
116*4882a593Smuzhiyun 	printf("Clock1 = %sMHz ", freq[clock]);
117*4882a593Smuzhiyun 	clock = (sw >> 0) & 3;
118*4882a593Smuzhiyun 	printf("Clock2 = %sMHz\n", freq[clock]);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
get_board_sys_clk(void)123*4882a593Smuzhiyun unsigned long get_board_sys_clk(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	switch (sysclk_conf & 0x0F) {
128*4882a593Smuzhiyun 	case QIXIS_SYSCLK_83:
129*4882a593Smuzhiyun 		return 83333333;
130*4882a593Smuzhiyun 	case QIXIS_SYSCLK_100:
131*4882a593Smuzhiyun 		return 100000000;
132*4882a593Smuzhiyun 	case QIXIS_SYSCLK_125:
133*4882a593Smuzhiyun 		return 125000000;
134*4882a593Smuzhiyun 	case QIXIS_SYSCLK_133:
135*4882a593Smuzhiyun 		return 133333333;
136*4882a593Smuzhiyun 	case QIXIS_SYSCLK_150:
137*4882a593Smuzhiyun 		return 150000000;
138*4882a593Smuzhiyun 	case QIXIS_SYSCLK_160:
139*4882a593Smuzhiyun 		return 160000000;
140*4882a593Smuzhiyun 	case QIXIS_SYSCLK_166:
141*4882a593Smuzhiyun 		return 166666666;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 	return 66666666;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
get_board_ddr_clk(void)146*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	switch ((ddrclk_conf & 0x30) >> 4) {
151*4882a593Smuzhiyun 	case QIXIS_DDRCLK_100:
152*4882a593Smuzhiyun 		return 100000000;
153*4882a593Smuzhiyun 	case QIXIS_DDRCLK_125:
154*4882a593Smuzhiyun 		return 125000000;
155*4882a593Smuzhiyun 	case QIXIS_DDRCLK_133:
156*4882a593Smuzhiyun 		return 133333333;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 	return 66666666;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
select_i2c_ch_pca9547(u8 ch)161*4882a593Smuzhiyun int select_i2c_ch_pca9547(u8 ch)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	int ret;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
166*4882a593Smuzhiyun 	if (ret) {
167*4882a593Smuzhiyun 		puts("PCA: failed to select proper channel\n");
168*4882a593Smuzhiyun 		return ret;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
config_board_mux(int ctrl_type)174*4882a593Smuzhiyun int config_board_mux(int ctrl_type)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	u8 reg5;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	reg5 = QIXIS_READ(brdcfg[5]);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	switch (ctrl_type) {
181*4882a593Smuzhiyun 	case MUX_TYPE_SDHC:
182*4882a593Smuzhiyun 		reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	case MUX_TYPE_DSPI:
185*4882a593Smuzhiyun 		reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
186*4882a593Smuzhiyun 		break;
187*4882a593Smuzhiyun 	default:
188*4882a593Smuzhiyun 		printf("Wrong mux interface type\n");
189*4882a593Smuzhiyun 		return -1;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	QIXIS_WRITE(brdcfg[5], reg5);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
board_init(void)197*4882a593Smuzhiyun int board_init(void)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	char *env_hwconfig;
200*4882a593Smuzhiyun 	u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
201*4882a593Smuzhiyun 	u32 val;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	init_final_memctl_regs();
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	env_hwconfig = env_get("hwconfig");
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (hwconfig_f("dspi", env_hwconfig) &&
210*4882a593Smuzhiyun 	    DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
211*4882a593Smuzhiyun 		config_board_mux(MUX_TYPE_DSPI);
212*4882a593Smuzhiyun 	else
213*4882a593Smuzhiyun 		config_board_mux(MUX_TYPE_SDHC);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #if defined(CONFIG_NAND) && defined(CONFIG_FSL_QSPI)
216*4882a593Smuzhiyun 	val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3))
219*4882a593Smuzhiyun 		QIXIS_WRITE(brdcfg[9],
220*4882a593Smuzhiyun 			    (QIXIS_READ(brdcfg[9]) & 0xf8) |
221*4882a593Smuzhiyun 			     FSL_QIXIS_BRDCFG9_QSPI);
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_NOWHERE
225*4882a593Smuzhiyun 	gd->env_addr = (ulong)&default_environment[0];
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun 	select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
228*4882a593Smuzhiyun 	rtc_enable_32khz_output();
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
231*4882a593Smuzhiyun 	ppa_init();
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #ifdef CONFIG_FSL_CAAM
235*4882a593Smuzhiyun 	sec_init();
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
board_early_init_f(void)241*4882a593Smuzhiyun int board_early_init_f(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_EARLY_INIT
244*4882a593Smuzhiyun 	i2c_early_init_f();
245*4882a593Smuzhiyun #endif
246*4882a593Smuzhiyun 	fsl_lsch3_early_init_f();
247*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
248*4882a593Smuzhiyun 	/* input clk: 1/2 platform clk, output: input/20 */
249*4882a593Smuzhiyun 	out_le32(SCFG_BASE + SCFG_QSPICLKCTLR, SCFG_QSPICLKCTRL_DIV_20);
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
misc_init_r(void)254*4882a593Smuzhiyun int misc_init_r(void)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	if (adjust_vdd(0))
257*4882a593Smuzhiyun 		printf("Warning: Adjusting core voltage failed.\n");
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
detail_board_ddr_info(void)262*4882a593Smuzhiyun void detail_board_ddr_info(void)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	puts("\nDDR    ");
265*4882a593Smuzhiyun 	print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
266*4882a593Smuzhiyun 	print_ddr_info(0);
267*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
268*4882a593Smuzhiyun 	if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
269*4882a593Smuzhiyun 		puts("\nDP-DDR ");
270*4882a593Smuzhiyun 		print_size(gd->bd->bi_dram[2].size, "");
271*4882a593Smuzhiyun 		print_ddr_info(CONFIG_DP_DDR_CTRL);
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun #endif
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MISC_INIT)
arch_misc_init(void)277*4882a593Smuzhiyun int arch_misc_init(void)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
fdt_fixup_board_enet(void * fdt)284*4882a593Smuzhiyun void fdt_fixup_board_enet(void *fdt)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	int offset;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	offset = fdt_path_offset(fdt, "/soc/fsl-mc");
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (offset < 0)
291*4882a593Smuzhiyun 		offset = fdt_path_offset(fdt, "/fsl-mc");
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (offset < 0) {
294*4882a593Smuzhiyun 		printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
295*4882a593Smuzhiyun 		       __func__, offset);
296*4882a593Smuzhiyun 		return;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (get_mc_boot_status() == 0)
300*4882a593Smuzhiyun 		fdt_status_okay(fdt, offset);
301*4882a593Smuzhiyun 	else
302*4882a593Smuzhiyun 		fdt_status_fail(fdt, offset);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
board_quiesce_devices(void)305*4882a593Smuzhiyun void board_quiesce_devices(void)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	fsl_mc_ldpaa_exit(gd->bd);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)312*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	u64 base[CONFIG_NR_DRAM_BANKS];
315*4882a593Smuzhiyun 	u64 size[CONFIG_NR_DRAM_BANKS];
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* fixup DT for the two GPP DDR banks */
320*4882a593Smuzhiyun 	base[0] = gd->bd->bi_dram[0].start;
321*4882a593Smuzhiyun 	size[0] = gd->bd->bi_dram[0].size;
322*4882a593Smuzhiyun 	base[1] = gd->bd->bi_dram[1].start;
323*4882a593Smuzhiyun 	size[1] = gd->bd->bi_dram[1].size;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #ifdef CONFIG_RESV_RAM
326*4882a593Smuzhiyun 	/* reduce size if reserved memory is within this bank */
327*4882a593Smuzhiyun 	if (gd->arch.resv_ram >= base[0] &&
328*4882a593Smuzhiyun 	    gd->arch.resv_ram < base[0] + size[0])
329*4882a593Smuzhiyun 		size[0] = gd->arch.resv_ram - base[0];
330*4882a593Smuzhiyun 	else if (gd->arch.resv_ram >= base[1] &&
331*4882a593Smuzhiyun 		 gd->arch.resv_ram < base[1] + size[1])
332*4882a593Smuzhiyun 		size[1] = gd->arch.resv_ram - base[1];
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	fdt_fixup_memory_banks(blob, base, size, 2);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	fsl_fdt_fixup_dr_usb(blob, bd);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
340*4882a593Smuzhiyun 	fdt_fixup_board_enet(blob);
341*4882a593Smuzhiyun #endif
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun #endif
346*4882a593Smuzhiyun 
qixis_dump_switch(void)347*4882a593Smuzhiyun void qixis_dump_switch(void)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	int i, nr_of_cfgsw;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	QIXIS_WRITE(cms[0], 0x00);
352*4882a593Smuzhiyun 	nr_of_cfgsw = QIXIS_READ(cms[1]);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	puts("DIP switch settings dump:\n");
355*4882a593Smuzhiyun 	for (i = 1; i <= nr_of_cfgsw; i++) {
356*4882a593Smuzhiyun 		QIXIS_WRITE(cms[0], i);
357*4882a593Smuzhiyun 		printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun }
360