xref: /OK3568_Linux_fs/u-boot/board/freescale/ls2080aqds/eth.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2015 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <netdev.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
11*4882a593Smuzhiyun #include <hwconfig.h>
12*4882a593Smuzhiyun #include <fsl_mdio.h>
13*4882a593Smuzhiyun #include <malloc.h>
14*4882a593Smuzhiyun #include <fm_eth.h>
15*4882a593Smuzhiyun #include <i2c.h>
16*4882a593Smuzhiyun #include <miiphy.h>
17*4882a593Smuzhiyun #include <fsl-mc/fsl_mc.h>
18*4882a593Smuzhiyun #include <fsl-mc/ldpaa_wriop.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "../common/qixis.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "ls2080aqds_qixis.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define MC_BOOT_ENV_VAR "mcinitcmd"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
27*4882a593Smuzhiyun  /* - In LS2080A there are only 16 SERDES lanes, spread across 2 SERDES banks.
28*4882a593Smuzhiyun  *   Bank 1 -> Lanes A, B, C, D, E, F, G, H
29*4882a593Smuzhiyun  *   Bank 2 -> Lanes A,B, C, D, E, F, G, H
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun  /* Mapping of 16 SERDES lanes to LS2080A QDS board slots. A value of '0' here
33*4882a593Smuzhiyun   * means that the mapping must be determined dynamically, or that the lane
34*4882a593Smuzhiyun   * maps to something other than a board slot.
35*4882a593Smuzhiyun   */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static u8 lane_to_slot_fsm1[] = {
38*4882a593Smuzhiyun 	0, 0, 0, 0, 0, 0, 0, 0
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static u8 lane_to_slot_fsm2[] = {
42*4882a593Smuzhiyun 	0, 0, 0, 0, 0, 0, 0, 0
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* On the Vitesse VSC8234XHG SGMII riser card there are 4 SGMII PHYs
46*4882a593Smuzhiyun  * housed.
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static int xqsgii_riser_phy_addr[] = {
50*4882a593Smuzhiyun 	XQSGMII_CARD_PHY1_PORT0_ADDR,
51*4882a593Smuzhiyun 	XQSGMII_CARD_PHY2_PORT0_ADDR,
52*4882a593Smuzhiyun 	XQSGMII_CARD_PHY3_PORT0_ADDR,
53*4882a593Smuzhiyun 	XQSGMII_CARD_PHY4_PORT0_ADDR,
54*4882a593Smuzhiyun 	XQSGMII_CARD_PHY3_PORT2_ADDR,
55*4882a593Smuzhiyun 	XQSGMII_CARD_PHY1_PORT2_ADDR,
56*4882a593Smuzhiyun 	XQSGMII_CARD_PHY4_PORT2_ADDR,
57*4882a593Smuzhiyun 	XQSGMII_CARD_PHY2_PORT2_ADDR,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static int sgmii_riser_phy_addr[] = {
61*4882a593Smuzhiyun 	SGMII_CARD_PORT1_PHY_ADDR,
62*4882a593Smuzhiyun 	SGMII_CARD_PORT2_PHY_ADDR,
63*4882a593Smuzhiyun 	SGMII_CARD_PORT3_PHY_ADDR,
64*4882a593Smuzhiyun 	SGMII_CARD_PORT4_PHY_ADDR,
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Slot2 does not have EMI connections */
68*4882a593Smuzhiyun #define EMI_NONE	0xFF
69*4882a593Smuzhiyun #define EMI1_SLOT1	0
70*4882a593Smuzhiyun #define EMI1_SLOT2	1
71*4882a593Smuzhiyun #define EMI1_SLOT3	2
72*4882a593Smuzhiyun #define EMI1_SLOT4	3
73*4882a593Smuzhiyun #define EMI1_SLOT5	4
74*4882a593Smuzhiyun #define EMI1_SLOT6	5
75*4882a593Smuzhiyun #define EMI2		6
76*4882a593Smuzhiyun #define SFP_TX		0
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static const char * const mdio_names[] = {
79*4882a593Smuzhiyun 	"LS2080A_QDS_MDIO0",
80*4882a593Smuzhiyun 	"LS2080A_QDS_MDIO1",
81*4882a593Smuzhiyun 	"LS2080A_QDS_MDIO2",
82*4882a593Smuzhiyun 	"LS2080A_QDS_MDIO3",
83*4882a593Smuzhiyun 	"LS2080A_QDS_MDIO4",
84*4882a593Smuzhiyun 	"LS2080A_QDS_MDIO5",
85*4882a593Smuzhiyun 	DEFAULT_WRIOP_MDIO2_NAME,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct ls2080a_qds_mdio {
89*4882a593Smuzhiyun 	u8 muxval;
90*4882a593Smuzhiyun 	struct mii_dev *realbus;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
sgmii_configure_repeater(int serdes_port)93*4882a593Smuzhiyun static void sgmii_configure_repeater(int serdes_port)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct mii_dev *bus;
96*4882a593Smuzhiyun 	uint8_t a = 0xf;
97*4882a593Smuzhiyun 	int i, j, ret;
98*4882a593Smuzhiyun 	int dpmac_id = 0, dpmac, mii_bus = 0;
99*4882a593Smuzhiyun 	unsigned short value;
100*4882a593Smuzhiyun 	char dev[2][20] = {"LS2080A_QDS_MDIO0", "LS2080A_QDS_MDIO3"};
101*4882a593Smuzhiyun 	uint8_t i2c_addr[] = {0x58, 0x59, 0x5a, 0x5b, 0x5c, 0x5d, 0x5f, 0x60};
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	uint8_t ch_a_eq[] = {0x1, 0x2, 0x3, 0x7};
104*4882a593Smuzhiyun 	uint8_t ch_a_ctl2[] = {0x81, 0x82, 0x83, 0x84};
105*4882a593Smuzhiyun 	uint8_t ch_b_eq[] = {0x1, 0x2, 0x3, 0x7};
106*4882a593Smuzhiyun 	uint8_t ch_b_ctl2[] = {0x81, 0x82, 0x83, 0x84};
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	int *riser_phy_addr = &xqsgii_riser_phy_addr[0];
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Set I2c to Slot 1 */
111*4882a593Smuzhiyun 	i2c_write(0x77, 0, 0, &a, 1);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	for (dpmac = 0; dpmac < 8; dpmac++) {
114*4882a593Smuzhiyun 		/* Check the PHY status */
115*4882a593Smuzhiyun 		switch (serdes_port) {
116*4882a593Smuzhiyun 		case 1:
117*4882a593Smuzhiyun 			mii_bus = 0;
118*4882a593Smuzhiyun 			dpmac_id = dpmac + 1;
119*4882a593Smuzhiyun 			break;
120*4882a593Smuzhiyun 		case 2:
121*4882a593Smuzhiyun 			mii_bus = 1;
122*4882a593Smuzhiyun 			dpmac_id = dpmac + 9;
123*4882a593Smuzhiyun 			a = 0xb;
124*4882a593Smuzhiyun 			i2c_write(0x76, 0, 0, &a, 1);
125*4882a593Smuzhiyun 			break;
126*4882a593Smuzhiyun 		}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 		ret = miiphy_set_current_dev(dev[mii_bus]);
129*4882a593Smuzhiyun 		if (ret > 0)
130*4882a593Smuzhiyun 			goto error;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 		bus = mdio_get_current_dev();
133*4882a593Smuzhiyun 		debug("Reading from bus %s\n", bus->name);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		ret = miiphy_write(dev[mii_bus], riser_phy_addr[dpmac], 0x1f,
136*4882a593Smuzhiyun 				   3);
137*4882a593Smuzhiyun 		if (ret > 0)
138*4882a593Smuzhiyun 			goto error;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		mdelay(10);
141*4882a593Smuzhiyun 		ret = miiphy_read(dev[mii_bus], riser_phy_addr[dpmac], 0x11,
142*4882a593Smuzhiyun 				  &value);
143*4882a593Smuzhiyun 		if (ret > 0)
144*4882a593Smuzhiyun 			goto error;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		mdelay(10);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 		if ((value & 0xfff) == 0x401) {
149*4882a593Smuzhiyun 			printf("DPMAC %d:PHY is ..... Configured\n", dpmac_id);
150*4882a593Smuzhiyun 			miiphy_write(dev[mii_bus], riser_phy_addr[dpmac],
151*4882a593Smuzhiyun 				     0x1f, 0);
152*4882a593Smuzhiyun 			continue;
153*4882a593Smuzhiyun 		}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
156*4882a593Smuzhiyun 			for (j = 0; j < 4; j++) {
157*4882a593Smuzhiyun 				a = 0x18;
158*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 6, 1, &a, 1);
159*4882a593Smuzhiyun 				a = 0x38;
160*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 4, 1, &a, 1);
161*4882a593Smuzhiyun 				a = 0x4;
162*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 8, 1, &a, 1);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 0xf, 1,
165*4882a593Smuzhiyun 					  &ch_a_eq[i], 1);
166*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 0x11, 1,
167*4882a593Smuzhiyun 					  &ch_a_ctl2[j], 1);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 0x16, 1,
170*4882a593Smuzhiyun 					  &ch_b_eq[i], 1);
171*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 0x18, 1,
172*4882a593Smuzhiyun 					  &ch_b_ctl2[j], 1);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 				a = 0x14;
175*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 0x23, 1, &a, 1);
176*4882a593Smuzhiyun 				a = 0xb5;
177*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 0x2d, 1, &a, 1);
178*4882a593Smuzhiyun 				a = 0x20;
179*4882a593Smuzhiyun 				i2c_write(i2c_addr[dpmac], 4, 1, &a, 1);
180*4882a593Smuzhiyun 				mdelay(100);
181*4882a593Smuzhiyun 				ret = miiphy_read(dev[mii_bus],
182*4882a593Smuzhiyun 						  riser_phy_addr[dpmac],
183*4882a593Smuzhiyun 						  0x11, &value);
184*4882a593Smuzhiyun 				if (ret > 0)
185*4882a593Smuzhiyun 					goto error;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 				mdelay(100);
188*4882a593Smuzhiyun 				ret = miiphy_read(dev[mii_bus],
189*4882a593Smuzhiyun 						  riser_phy_addr[dpmac],
190*4882a593Smuzhiyun 						  0x11, &value);
191*4882a593Smuzhiyun 				if (ret > 0)
192*4882a593Smuzhiyun 					goto error;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 				if ((value & 0xfff) == 0x401) {
195*4882a593Smuzhiyun 					printf("DPMAC %d :PHY is configured ",
196*4882a593Smuzhiyun 					       dpmac_id);
197*4882a593Smuzhiyun 					printf("after setting repeater 0x%x\n",
198*4882a593Smuzhiyun 					       value);
199*4882a593Smuzhiyun 					i = 5;
200*4882a593Smuzhiyun 					j = 5;
201*4882a593Smuzhiyun 				} else {
202*4882a593Smuzhiyun 					printf("DPMAC %d :PHY is failed to ",
203*4882a593Smuzhiyun 					       dpmac_id);
204*4882a593Smuzhiyun 					printf("configure the repeater 0x%x\n",
205*4882a593Smuzhiyun 					       value);
206*4882a593Smuzhiyun 				}
207*4882a593Smuzhiyun 			}
208*4882a593Smuzhiyun 		}
209*4882a593Smuzhiyun 		miiphy_write(dev[mii_bus], riser_phy_addr[dpmac], 0x1f, 0);
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun error:
212*4882a593Smuzhiyun 	if (ret)
213*4882a593Smuzhiyun 		printf("DPMAC %d ..... FAILED to configure PHY\n", dpmac_id);
214*4882a593Smuzhiyun 	return;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
qsgmii_configure_repeater(int dpmac)217*4882a593Smuzhiyun static void qsgmii_configure_repeater(int dpmac)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	uint8_t a = 0xf;
220*4882a593Smuzhiyun 	int i, j;
221*4882a593Smuzhiyun 	int i2c_phy_addr = 0;
222*4882a593Smuzhiyun 	int phy_addr = 0;
223*4882a593Smuzhiyun 	int i2c_addr[] = {0x58, 0x59, 0x5a, 0x5b};
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	uint8_t ch_a_eq[] = {0x1, 0x2, 0x3, 0x7};
226*4882a593Smuzhiyun 	uint8_t ch_a_ctl2[] = {0x81, 0x82, 0x83, 0x84};
227*4882a593Smuzhiyun 	uint8_t ch_b_eq[] = {0x1, 0x2, 0x3, 0x7};
228*4882a593Smuzhiyun 	uint8_t ch_b_ctl2[] = {0x81, 0x82, 0x83, 0x84};
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	const char *dev = "LS2080A_QDS_MDIO0";
231*4882a593Smuzhiyun 	int ret = 0;
232*4882a593Smuzhiyun 	unsigned short value;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Set I2c to Slot 1 */
235*4882a593Smuzhiyun 	i2c_write(0x77, 0, 0, &a, 1);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	switch (dpmac) {
238*4882a593Smuzhiyun 	case 1:
239*4882a593Smuzhiyun 	case 2:
240*4882a593Smuzhiyun 	case 3:
241*4882a593Smuzhiyun 	case 4:
242*4882a593Smuzhiyun 		i2c_phy_addr = i2c_addr[0];
243*4882a593Smuzhiyun 		phy_addr = 0;
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	case 5:
247*4882a593Smuzhiyun 	case 6:
248*4882a593Smuzhiyun 	case 7:
249*4882a593Smuzhiyun 	case 8:
250*4882a593Smuzhiyun 		i2c_phy_addr = i2c_addr[1];
251*4882a593Smuzhiyun 		phy_addr = 4;
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	case 9:
255*4882a593Smuzhiyun 	case 10:
256*4882a593Smuzhiyun 	case 11:
257*4882a593Smuzhiyun 	case 12:
258*4882a593Smuzhiyun 		i2c_phy_addr = i2c_addr[2];
259*4882a593Smuzhiyun 		phy_addr = 8;
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	case 13:
263*4882a593Smuzhiyun 	case 14:
264*4882a593Smuzhiyun 	case 15:
265*4882a593Smuzhiyun 	case 16:
266*4882a593Smuzhiyun 		i2c_phy_addr = i2c_addr[3];
267*4882a593Smuzhiyun 		phy_addr = 0xc;
268*4882a593Smuzhiyun 		break;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Check the PHY status */
272*4882a593Smuzhiyun 	ret = miiphy_set_current_dev(dev);
273*4882a593Smuzhiyun 	ret = miiphy_write(dev, phy_addr, 0x1f, 3);
274*4882a593Smuzhiyun 	mdelay(10);
275*4882a593Smuzhiyun 	ret = miiphy_read(dev, phy_addr, 0x11, &value);
276*4882a593Smuzhiyun 	mdelay(10);
277*4882a593Smuzhiyun 	ret = miiphy_read(dev, phy_addr, 0x11, &value);
278*4882a593Smuzhiyun 	mdelay(10);
279*4882a593Smuzhiyun 	if ((value & 0xf) == 0xf) {
280*4882a593Smuzhiyun 		printf("DPMAC %d :PHY is ..... Configured\n", dpmac);
281*4882a593Smuzhiyun 		return;
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
285*4882a593Smuzhiyun 		for (j = 0; j < 4; j++) {
286*4882a593Smuzhiyun 			a = 0x18;
287*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 6, 1, &a, 1);
288*4882a593Smuzhiyun 			a = 0x38;
289*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 4, 1, &a, 1);
290*4882a593Smuzhiyun 			a = 0x4;
291*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 8, 1, &a, 1);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 0xf, 1, &ch_a_eq[i], 1);
294*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 0x11, 1, &ch_a_ctl2[j], 1);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 0x16, 1, &ch_b_eq[i], 1);
297*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 0x18, 1, &ch_b_ctl2[j], 1);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 			a = 0x14;
300*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 0x23, 1, &a, 1);
301*4882a593Smuzhiyun 			a = 0xb5;
302*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 0x2d, 1, &a, 1);
303*4882a593Smuzhiyun 			a = 0x20;
304*4882a593Smuzhiyun 			i2c_write(i2c_phy_addr, 4, 1, &a, 1);
305*4882a593Smuzhiyun 			mdelay(100);
306*4882a593Smuzhiyun 			ret = miiphy_read(dev, phy_addr, 0x11, &value);
307*4882a593Smuzhiyun 			if (ret > 0)
308*4882a593Smuzhiyun 				goto error;
309*4882a593Smuzhiyun 			mdelay(1);
310*4882a593Smuzhiyun 			ret = miiphy_read(dev, phy_addr, 0x11, &value);
311*4882a593Smuzhiyun 			if (ret > 0)
312*4882a593Smuzhiyun 				goto error;
313*4882a593Smuzhiyun 			mdelay(10);
314*4882a593Smuzhiyun 			if ((value & 0xf) == 0xf) {
315*4882a593Smuzhiyun 				printf("DPMAC %d :PHY is ..... Configured\n",
316*4882a593Smuzhiyun 				       dpmac);
317*4882a593Smuzhiyun 				return;
318*4882a593Smuzhiyun 			}
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun error:
322*4882a593Smuzhiyun 	printf("DPMAC %d :PHY ..... FAILED to configure PHY\n", dpmac);
323*4882a593Smuzhiyun 	return;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
ls2080a_qds_mdio_name_for_muxval(u8 muxval)326*4882a593Smuzhiyun static const char *ls2080a_qds_mdio_name_for_muxval(u8 muxval)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	return mdio_names[muxval];
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
mii_dev_for_muxval(u8 muxval)331*4882a593Smuzhiyun struct mii_dev *mii_dev_for_muxval(u8 muxval)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct mii_dev *bus;
334*4882a593Smuzhiyun 	const char *name = ls2080a_qds_mdio_name_for_muxval(muxval);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (!name) {
337*4882a593Smuzhiyun 		printf("No bus for muxval %x\n", muxval);
338*4882a593Smuzhiyun 		return NULL;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	bus = miiphy_get_dev_by_name(name);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (!bus) {
344*4882a593Smuzhiyun 		printf("No bus by name %s\n", name);
345*4882a593Smuzhiyun 		return NULL;
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	return bus;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
ls2080a_qds_enable_SFP_TX(u8 muxval)351*4882a593Smuzhiyun static void ls2080a_qds_enable_SFP_TX(u8 muxval)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	u8 brdcfg9;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	brdcfg9 = QIXIS_READ(brdcfg[9]);
356*4882a593Smuzhiyun 	brdcfg9 &= ~BRDCFG9_SFPTX_MASK;
357*4882a593Smuzhiyun 	brdcfg9 |= (muxval << BRDCFG9_SFPTX_SHIFT);
358*4882a593Smuzhiyun 	QIXIS_WRITE(brdcfg[9], brdcfg9);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
ls2080a_qds_mux_mdio(u8 muxval)361*4882a593Smuzhiyun static void ls2080a_qds_mux_mdio(u8 muxval)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	u8 brdcfg4;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (muxval <= 5) {
366*4882a593Smuzhiyun 		brdcfg4 = QIXIS_READ(brdcfg[4]);
367*4882a593Smuzhiyun 		brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
368*4882a593Smuzhiyun 		brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
369*4882a593Smuzhiyun 		QIXIS_WRITE(brdcfg[4], brdcfg4);
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
ls2080a_qds_mdio_read(struct mii_dev * bus,int addr,int devad,int regnum)373*4882a593Smuzhiyun static int ls2080a_qds_mdio_read(struct mii_dev *bus, int addr,
374*4882a593Smuzhiyun 				 int devad, int regnum)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct ls2080a_qds_mdio *priv = bus->priv;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	ls2080a_qds_mux_mdio(priv->muxval);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return priv->realbus->read(priv->realbus, addr, devad, regnum);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
ls2080a_qds_mdio_write(struct mii_dev * bus,int addr,int devad,int regnum,u16 value)383*4882a593Smuzhiyun static int ls2080a_qds_mdio_write(struct mii_dev *bus, int addr, int devad,
384*4882a593Smuzhiyun 				  int regnum, u16 value)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct ls2080a_qds_mdio *priv = bus->priv;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	ls2080a_qds_mux_mdio(priv->muxval);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return priv->realbus->write(priv->realbus, addr, devad, regnum, value);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
ls2080a_qds_mdio_reset(struct mii_dev * bus)393*4882a593Smuzhiyun static int ls2080a_qds_mdio_reset(struct mii_dev *bus)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct ls2080a_qds_mdio *priv = bus->priv;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return priv->realbus->reset(priv->realbus);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
ls2080a_qds_mdio_init(char * realbusname,u8 muxval)400*4882a593Smuzhiyun static int ls2080a_qds_mdio_init(char *realbusname, u8 muxval)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct ls2080a_qds_mdio *pmdio;
403*4882a593Smuzhiyun 	struct mii_dev *bus = mdio_alloc();
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (!bus) {
406*4882a593Smuzhiyun 		printf("Failed to allocate ls2080a_qds MDIO bus\n");
407*4882a593Smuzhiyun 		return -1;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	pmdio = malloc(sizeof(*pmdio));
411*4882a593Smuzhiyun 	if (!pmdio) {
412*4882a593Smuzhiyun 		printf("Failed to allocate ls2080a_qds private data\n");
413*4882a593Smuzhiyun 		free(bus);
414*4882a593Smuzhiyun 		return -1;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	bus->read = ls2080a_qds_mdio_read;
418*4882a593Smuzhiyun 	bus->write = ls2080a_qds_mdio_write;
419*4882a593Smuzhiyun 	bus->reset = ls2080a_qds_mdio_reset;
420*4882a593Smuzhiyun 	strcpy(bus->name, ls2080a_qds_mdio_name_for_muxval(muxval));
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	pmdio->realbus = miiphy_get_dev_by_name(realbusname);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if (!pmdio->realbus) {
425*4882a593Smuzhiyun 		printf("No bus with name %s\n", realbusname);
426*4882a593Smuzhiyun 		free(bus);
427*4882a593Smuzhiyun 		free(pmdio);
428*4882a593Smuzhiyun 		return -1;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	pmdio->muxval = muxval;
432*4882a593Smuzhiyun 	bus->priv = pmdio;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return mdio_register(bus);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /*
438*4882a593Smuzhiyun  * Initialize the dpmac_info array.
439*4882a593Smuzhiyun  *
440*4882a593Smuzhiyun  */
initialize_dpmac_to_slot(void)441*4882a593Smuzhiyun static void initialize_dpmac_to_slot(void)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
444*4882a593Smuzhiyun 	int serdes1_prtcl = (in_le32(&gur->rcwsr[28]) &
445*4882a593Smuzhiyun 				FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK)
446*4882a593Smuzhiyun 		>> FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT;
447*4882a593Smuzhiyun 	int serdes2_prtcl = (in_le32(&gur->rcwsr[28]) &
448*4882a593Smuzhiyun 				FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK)
449*4882a593Smuzhiyun 		>> FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	char *env_hwconfig;
452*4882a593Smuzhiyun 	env_hwconfig = env_get("hwconfig");
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	switch (serdes1_prtcl) {
455*4882a593Smuzhiyun 	case 0x07:
456*4882a593Smuzhiyun 	case 0x09:
457*4882a593Smuzhiyun 	case 0x33:
458*4882a593Smuzhiyun 		printf("qds: WRIOP: Supported SerDes1 Protocol 0x%02x\n",
459*4882a593Smuzhiyun 		       serdes1_prtcl);
460*4882a593Smuzhiyun 		lane_to_slot_fsm1[0] = EMI1_SLOT1;
461*4882a593Smuzhiyun 		lane_to_slot_fsm1[1] = EMI1_SLOT1;
462*4882a593Smuzhiyun 		lane_to_slot_fsm1[2] = EMI1_SLOT1;
463*4882a593Smuzhiyun 		lane_to_slot_fsm1[3] = EMI1_SLOT1;
464*4882a593Smuzhiyun 		if (hwconfig_f("xqsgmii", env_hwconfig)) {
465*4882a593Smuzhiyun 			lane_to_slot_fsm1[4] = EMI1_SLOT1;
466*4882a593Smuzhiyun 			lane_to_slot_fsm1[5] = EMI1_SLOT1;
467*4882a593Smuzhiyun 			lane_to_slot_fsm1[6] = EMI1_SLOT1;
468*4882a593Smuzhiyun 			lane_to_slot_fsm1[7] = EMI1_SLOT1;
469*4882a593Smuzhiyun 		} else {
470*4882a593Smuzhiyun 			lane_to_slot_fsm1[4] = EMI1_SLOT2;
471*4882a593Smuzhiyun 			lane_to_slot_fsm1[5] = EMI1_SLOT2;
472*4882a593Smuzhiyun 			lane_to_slot_fsm1[6] = EMI1_SLOT2;
473*4882a593Smuzhiyun 			lane_to_slot_fsm1[7] = EMI1_SLOT2;
474*4882a593Smuzhiyun 		}
475*4882a593Smuzhiyun 		break;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	case 0x39:
478*4882a593Smuzhiyun 		printf("qds: WRIOP: Supported SerDes1 Protocol 0x%02x\n",
479*4882a593Smuzhiyun 		       serdes1_prtcl);
480*4882a593Smuzhiyun 		if (hwconfig_f("xqsgmii", env_hwconfig)) {
481*4882a593Smuzhiyun 			lane_to_slot_fsm1[0] = EMI1_SLOT3;
482*4882a593Smuzhiyun 			lane_to_slot_fsm1[1] = EMI1_SLOT3;
483*4882a593Smuzhiyun 			lane_to_slot_fsm1[2] = EMI1_SLOT3;
484*4882a593Smuzhiyun 			lane_to_slot_fsm1[3] = EMI_NONE;
485*4882a593Smuzhiyun 		} else {
486*4882a593Smuzhiyun 			lane_to_slot_fsm1[0] = EMI_NONE;
487*4882a593Smuzhiyun 			lane_to_slot_fsm1[1] = EMI_NONE;
488*4882a593Smuzhiyun 			lane_to_slot_fsm1[2] = EMI_NONE;
489*4882a593Smuzhiyun 			lane_to_slot_fsm1[3] = EMI_NONE;
490*4882a593Smuzhiyun 		}
491*4882a593Smuzhiyun 		lane_to_slot_fsm1[4] = EMI1_SLOT3;
492*4882a593Smuzhiyun 		lane_to_slot_fsm1[5] = EMI1_SLOT3;
493*4882a593Smuzhiyun 		lane_to_slot_fsm1[6] = EMI1_SLOT3;
494*4882a593Smuzhiyun 		lane_to_slot_fsm1[7] = EMI_NONE;
495*4882a593Smuzhiyun 		break;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	case 0x4D:
498*4882a593Smuzhiyun 		printf("qds: WRIOP: Supported SerDes1 Protocol 0x%02x\n",
499*4882a593Smuzhiyun 		       serdes1_prtcl);
500*4882a593Smuzhiyun 		if (hwconfig_f("xqsgmii", env_hwconfig)) {
501*4882a593Smuzhiyun 			lane_to_slot_fsm1[0] = EMI1_SLOT3;
502*4882a593Smuzhiyun 			lane_to_slot_fsm1[1] = EMI1_SLOT3;
503*4882a593Smuzhiyun 			lane_to_slot_fsm1[2] = EMI_NONE;
504*4882a593Smuzhiyun 			lane_to_slot_fsm1[3] = EMI_NONE;
505*4882a593Smuzhiyun 		} else {
506*4882a593Smuzhiyun 			lane_to_slot_fsm1[0] = EMI_NONE;
507*4882a593Smuzhiyun 			lane_to_slot_fsm1[1] = EMI_NONE;
508*4882a593Smuzhiyun 			lane_to_slot_fsm1[2] = EMI_NONE;
509*4882a593Smuzhiyun 			lane_to_slot_fsm1[3] = EMI_NONE;
510*4882a593Smuzhiyun 		}
511*4882a593Smuzhiyun 		lane_to_slot_fsm1[4] = EMI1_SLOT3;
512*4882a593Smuzhiyun 		lane_to_slot_fsm1[5] = EMI1_SLOT3;
513*4882a593Smuzhiyun 		lane_to_slot_fsm1[6] = EMI_NONE;
514*4882a593Smuzhiyun 		lane_to_slot_fsm1[7] = EMI_NONE;
515*4882a593Smuzhiyun 		break;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	case 0x2A:
518*4882a593Smuzhiyun 	case 0x4B:
519*4882a593Smuzhiyun 	case 0x4C:
520*4882a593Smuzhiyun 		printf("qds: WRIOP: Supported SerDes1 Protocol 0x%02x\n",
521*4882a593Smuzhiyun 		       serdes1_prtcl);
522*4882a593Smuzhiyun 		break;
523*4882a593Smuzhiyun 	default:
524*4882a593Smuzhiyun 		printf("%s qds: WRIOP: Unsupported SerDes1 Protocol 0x%02x\n",
525*4882a593Smuzhiyun 		       __func__, serdes1_prtcl);
526*4882a593Smuzhiyun 		break;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	switch (serdes2_prtcl) {
530*4882a593Smuzhiyun 	case 0x07:
531*4882a593Smuzhiyun 	case 0x08:
532*4882a593Smuzhiyun 	case 0x09:
533*4882a593Smuzhiyun 	case 0x49:
534*4882a593Smuzhiyun 		printf("qds: WRIOP: Supported SerDes2 Protocol 0x%02x\n",
535*4882a593Smuzhiyun 		       serdes2_prtcl);
536*4882a593Smuzhiyun 		lane_to_slot_fsm2[0] = EMI1_SLOT4;
537*4882a593Smuzhiyun 		lane_to_slot_fsm2[1] = EMI1_SLOT4;
538*4882a593Smuzhiyun 		lane_to_slot_fsm2[2] = EMI1_SLOT4;
539*4882a593Smuzhiyun 		lane_to_slot_fsm2[3] = EMI1_SLOT4;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		if (hwconfig_f("xqsgmii", env_hwconfig)) {
542*4882a593Smuzhiyun 			lane_to_slot_fsm2[4] = EMI1_SLOT4;
543*4882a593Smuzhiyun 			lane_to_slot_fsm2[5] = EMI1_SLOT4;
544*4882a593Smuzhiyun 			lane_to_slot_fsm2[6] = EMI1_SLOT4;
545*4882a593Smuzhiyun 			lane_to_slot_fsm2[7] = EMI1_SLOT4;
546*4882a593Smuzhiyun 		} else {
547*4882a593Smuzhiyun 			/* No MDIO physical connection */
548*4882a593Smuzhiyun 			lane_to_slot_fsm2[4] = EMI1_SLOT6;
549*4882a593Smuzhiyun 			lane_to_slot_fsm2[5] = EMI1_SLOT6;
550*4882a593Smuzhiyun 			lane_to_slot_fsm2[6] = EMI1_SLOT6;
551*4882a593Smuzhiyun 			lane_to_slot_fsm2[7] = EMI1_SLOT6;
552*4882a593Smuzhiyun 		}
553*4882a593Smuzhiyun 		break;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	case 0x47:
556*4882a593Smuzhiyun 		printf("qds: WRIOP: Supported SerDes2 Protocol 0x%02x\n",
557*4882a593Smuzhiyun 		       serdes2_prtcl);
558*4882a593Smuzhiyun 		lane_to_slot_fsm2[0] = EMI_NONE;
559*4882a593Smuzhiyun 		lane_to_slot_fsm2[1] = EMI1_SLOT5;
560*4882a593Smuzhiyun 		lane_to_slot_fsm2[2] = EMI1_SLOT5;
561*4882a593Smuzhiyun 		lane_to_slot_fsm2[3] = EMI1_SLOT5;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		if (hwconfig_f("xqsgmii", env_hwconfig)) {
564*4882a593Smuzhiyun 			lane_to_slot_fsm2[4] = EMI_NONE;
565*4882a593Smuzhiyun 			lane_to_slot_fsm2[5] = EMI1_SLOT5;
566*4882a593Smuzhiyun 			lane_to_slot_fsm2[6] = EMI1_SLOT5;
567*4882a593Smuzhiyun 			lane_to_slot_fsm2[7] = EMI1_SLOT5;
568*4882a593Smuzhiyun 		}
569*4882a593Smuzhiyun 		break;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	case 0x57:
572*4882a593Smuzhiyun 		printf("qds: WRIOP: Supported SerDes2 Protocol 0x%02x\n",
573*4882a593Smuzhiyun 		       serdes2_prtcl);
574*4882a593Smuzhiyun 		if (hwconfig_f("xqsgmii", env_hwconfig)) {
575*4882a593Smuzhiyun 			lane_to_slot_fsm2[0] = EMI_NONE;
576*4882a593Smuzhiyun 			lane_to_slot_fsm2[1] = EMI_NONE;
577*4882a593Smuzhiyun 			lane_to_slot_fsm2[2] = EMI_NONE;
578*4882a593Smuzhiyun 			lane_to_slot_fsm2[3] = EMI_NONE;
579*4882a593Smuzhiyun 		}
580*4882a593Smuzhiyun 		lane_to_slot_fsm2[4] = EMI_NONE;
581*4882a593Smuzhiyun 		lane_to_slot_fsm2[5] = EMI_NONE;
582*4882a593Smuzhiyun 		lane_to_slot_fsm2[6] = EMI1_SLOT5;
583*4882a593Smuzhiyun 		lane_to_slot_fsm2[7] = EMI1_SLOT5;
584*4882a593Smuzhiyun 		break;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	default:
587*4882a593Smuzhiyun 		printf(" %s qds: WRIOP: Unsupported SerDes2 Protocol 0x%02x\n",
588*4882a593Smuzhiyun 		       __func__ , serdes2_prtcl);
589*4882a593Smuzhiyun 		break;
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
ls2080a_handle_phy_interface_sgmii(int dpmac_id)593*4882a593Smuzhiyun void ls2080a_handle_phy_interface_sgmii(int dpmac_id)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	int lane, slot;
596*4882a593Smuzhiyun 	struct mii_dev *bus;
597*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
598*4882a593Smuzhiyun 	int serdes1_prtcl = (in_le32(&gur->rcwsr[28]) &
599*4882a593Smuzhiyun 				FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK)
600*4882a593Smuzhiyun 		>> FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT;
601*4882a593Smuzhiyun 	int serdes2_prtcl = (in_le32(&gur->rcwsr[28]) &
602*4882a593Smuzhiyun 				FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK)
603*4882a593Smuzhiyun 		>> FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	int *riser_phy_addr;
606*4882a593Smuzhiyun 	char *env_hwconfig = env_get("hwconfig");
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (hwconfig_f("xqsgmii", env_hwconfig))
609*4882a593Smuzhiyun 		riser_phy_addr = &xqsgii_riser_phy_addr[0];
610*4882a593Smuzhiyun 	else
611*4882a593Smuzhiyun 		riser_phy_addr = &sgmii_riser_phy_addr[0];
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (dpmac_id > WRIOP1_DPMAC9)
614*4882a593Smuzhiyun 		goto serdes2;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	switch (serdes1_prtcl) {
617*4882a593Smuzhiyun 	case 0x07:
618*4882a593Smuzhiyun 	case 0x39:
619*4882a593Smuzhiyun 	case 0x4D:
620*4882a593Smuzhiyun 		lane = serdes_get_first_lane(FSL_SRDS_1, SGMII1 + dpmac_id - 1);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		slot = lane_to_slot_fsm1[lane];
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 		switch (++slot) {
625*4882a593Smuzhiyun 		case 1:
626*4882a593Smuzhiyun 			/* Slot housing a SGMII riser card? */
627*4882a593Smuzhiyun 			wriop_set_phy_address(dpmac_id,
628*4882a593Smuzhiyun 					      riser_phy_addr[dpmac_id - 1]);
629*4882a593Smuzhiyun 			dpmac_info[dpmac_id].board_mux = EMI1_SLOT1;
630*4882a593Smuzhiyun 			bus = mii_dev_for_muxval(EMI1_SLOT1);
631*4882a593Smuzhiyun 			wriop_set_mdio(dpmac_id, bus);
632*4882a593Smuzhiyun 			break;
633*4882a593Smuzhiyun 		case 2:
634*4882a593Smuzhiyun 			/* Slot housing a SGMII riser card? */
635*4882a593Smuzhiyun 			wriop_set_phy_address(dpmac_id,
636*4882a593Smuzhiyun 					      riser_phy_addr[dpmac_id - 1]);
637*4882a593Smuzhiyun 			dpmac_info[dpmac_id].board_mux = EMI1_SLOT2;
638*4882a593Smuzhiyun 			bus = mii_dev_for_muxval(EMI1_SLOT2);
639*4882a593Smuzhiyun 			wriop_set_mdio(dpmac_id, bus);
640*4882a593Smuzhiyun 			break;
641*4882a593Smuzhiyun 		case 3:
642*4882a593Smuzhiyun 			if (slot == EMI_NONE)
643*4882a593Smuzhiyun 				return;
644*4882a593Smuzhiyun 			if (serdes1_prtcl == 0x39) {
645*4882a593Smuzhiyun 				wriop_set_phy_address(dpmac_id,
646*4882a593Smuzhiyun 					riser_phy_addr[dpmac_id - 2]);
647*4882a593Smuzhiyun 				if (dpmac_id >= 6 && hwconfig_f("xqsgmii",
648*4882a593Smuzhiyun 								env_hwconfig))
649*4882a593Smuzhiyun 					wriop_set_phy_address(dpmac_id,
650*4882a593Smuzhiyun 						riser_phy_addr[dpmac_id - 3]);
651*4882a593Smuzhiyun 			} else {
652*4882a593Smuzhiyun 				wriop_set_phy_address(dpmac_id,
653*4882a593Smuzhiyun 					riser_phy_addr[dpmac_id - 2]);
654*4882a593Smuzhiyun 				if (dpmac_id >= 7 && hwconfig_f("xqsgmii",
655*4882a593Smuzhiyun 								env_hwconfig))
656*4882a593Smuzhiyun 					wriop_set_phy_address(dpmac_id,
657*4882a593Smuzhiyun 						riser_phy_addr[dpmac_id - 3]);
658*4882a593Smuzhiyun 			}
659*4882a593Smuzhiyun 			dpmac_info[dpmac_id].board_mux = EMI1_SLOT3;
660*4882a593Smuzhiyun 			bus = mii_dev_for_muxval(EMI1_SLOT3);
661*4882a593Smuzhiyun 			wriop_set_mdio(dpmac_id, bus);
662*4882a593Smuzhiyun 			break;
663*4882a593Smuzhiyun 		case 4:
664*4882a593Smuzhiyun 			break;
665*4882a593Smuzhiyun 		case 5:
666*4882a593Smuzhiyun 			break;
667*4882a593Smuzhiyun 		case 6:
668*4882a593Smuzhiyun 			break;
669*4882a593Smuzhiyun 		}
670*4882a593Smuzhiyun 	break;
671*4882a593Smuzhiyun 	default:
672*4882a593Smuzhiyun 		printf("%s qds: WRIOP: Unsupported SerDes1 Protocol 0x%02x\n",
673*4882a593Smuzhiyun 		       __func__ , serdes1_prtcl);
674*4882a593Smuzhiyun 	break;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun serdes2:
678*4882a593Smuzhiyun 	switch (serdes2_prtcl) {
679*4882a593Smuzhiyun 	case 0x07:
680*4882a593Smuzhiyun 	case 0x08:
681*4882a593Smuzhiyun 	case 0x49:
682*4882a593Smuzhiyun 	case 0x47:
683*4882a593Smuzhiyun 	case 0x57:
684*4882a593Smuzhiyun 		lane = serdes_get_first_lane(FSL_SRDS_2, SGMII9 +
685*4882a593Smuzhiyun 							(dpmac_id - 9));
686*4882a593Smuzhiyun 		slot = lane_to_slot_fsm2[lane];
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		switch (++slot) {
689*4882a593Smuzhiyun 		case 1:
690*4882a593Smuzhiyun 			break;
691*4882a593Smuzhiyun 		case 3:
692*4882a593Smuzhiyun 			break;
693*4882a593Smuzhiyun 		case 4:
694*4882a593Smuzhiyun 			/* Slot housing a SGMII riser card? */
695*4882a593Smuzhiyun 			wriop_set_phy_address(dpmac_id,
696*4882a593Smuzhiyun 					      riser_phy_addr[dpmac_id - 9]);
697*4882a593Smuzhiyun 			dpmac_info[dpmac_id].board_mux = EMI1_SLOT4;
698*4882a593Smuzhiyun 			bus = mii_dev_for_muxval(EMI1_SLOT4);
699*4882a593Smuzhiyun 			wriop_set_mdio(dpmac_id, bus);
700*4882a593Smuzhiyun 		break;
701*4882a593Smuzhiyun 		case 5:
702*4882a593Smuzhiyun 			if (slot == EMI_NONE)
703*4882a593Smuzhiyun 				return;
704*4882a593Smuzhiyun 			if (serdes2_prtcl == 0x47) {
705*4882a593Smuzhiyun 				wriop_set_phy_address(dpmac_id,
706*4882a593Smuzhiyun 					      riser_phy_addr[dpmac_id - 10]);
707*4882a593Smuzhiyun 				if (dpmac_id >= 14 && hwconfig_f("xqsgmii",
708*4882a593Smuzhiyun 								 env_hwconfig))
709*4882a593Smuzhiyun 					wriop_set_phy_address(dpmac_id,
710*4882a593Smuzhiyun 						riser_phy_addr[dpmac_id - 11]);
711*4882a593Smuzhiyun 			} else {
712*4882a593Smuzhiyun 				wriop_set_phy_address(dpmac_id,
713*4882a593Smuzhiyun 					riser_phy_addr[dpmac_id - 11]);
714*4882a593Smuzhiyun 			}
715*4882a593Smuzhiyun 			dpmac_info[dpmac_id].board_mux = EMI1_SLOT5;
716*4882a593Smuzhiyun 			bus = mii_dev_for_muxval(EMI1_SLOT5);
717*4882a593Smuzhiyun 			wriop_set_mdio(dpmac_id, bus);
718*4882a593Smuzhiyun 			break;
719*4882a593Smuzhiyun 		case 6:
720*4882a593Smuzhiyun 			/* Slot housing a SGMII riser card? */
721*4882a593Smuzhiyun 			wriop_set_phy_address(dpmac_id,
722*4882a593Smuzhiyun 					      riser_phy_addr[dpmac_id - 13]);
723*4882a593Smuzhiyun 			dpmac_info[dpmac_id].board_mux = EMI1_SLOT6;
724*4882a593Smuzhiyun 			bus = mii_dev_for_muxval(EMI1_SLOT6);
725*4882a593Smuzhiyun 			wriop_set_mdio(dpmac_id, bus);
726*4882a593Smuzhiyun 		break;
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 	break;
729*4882a593Smuzhiyun 	default:
730*4882a593Smuzhiyun 		printf("%s qds: WRIOP: Unsupported SerDes2 Protocol 0x%02x\n",
731*4882a593Smuzhiyun 		       __func__, serdes2_prtcl);
732*4882a593Smuzhiyun 	break;
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
ls2080a_handle_phy_interface_qsgmii(int dpmac_id)736*4882a593Smuzhiyun void ls2080a_handle_phy_interface_qsgmii(int dpmac_id)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	int lane = 0, slot;
739*4882a593Smuzhiyun 	struct mii_dev *bus;
740*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
741*4882a593Smuzhiyun 	int serdes1_prtcl = (in_le32(&gur->rcwsr[28]) &
742*4882a593Smuzhiyun 				FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK)
743*4882a593Smuzhiyun 		>> FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	switch (serdes1_prtcl) {
746*4882a593Smuzhiyun 	case 0x33:
747*4882a593Smuzhiyun 		switch (dpmac_id) {
748*4882a593Smuzhiyun 		case 1:
749*4882a593Smuzhiyun 		case 2:
750*4882a593Smuzhiyun 		case 3:
751*4882a593Smuzhiyun 		case 4:
752*4882a593Smuzhiyun 			lane = serdes_get_first_lane(FSL_SRDS_1, QSGMII_A);
753*4882a593Smuzhiyun 		break;
754*4882a593Smuzhiyun 		case 5:
755*4882a593Smuzhiyun 		case 6:
756*4882a593Smuzhiyun 		case 7:
757*4882a593Smuzhiyun 		case 8:
758*4882a593Smuzhiyun 			lane = serdes_get_first_lane(FSL_SRDS_1, QSGMII_B);
759*4882a593Smuzhiyun 		break;
760*4882a593Smuzhiyun 		case 9:
761*4882a593Smuzhiyun 		case 10:
762*4882a593Smuzhiyun 		case 11:
763*4882a593Smuzhiyun 		case 12:
764*4882a593Smuzhiyun 			lane = serdes_get_first_lane(FSL_SRDS_1, QSGMII_C);
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun 		case 13:
767*4882a593Smuzhiyun 		case 14:
768*4882a593Smuzhiyun 		case 15:
769*4882a593Smuzhiyun 		case 16:
770*4882a593Smuzhiyun 			lane = serdes_get_first_lane(FSL_SRDS_1, QSGMII_D);
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 	}
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 		slot = lane_to_slot_fsm1[lane];
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 		switch (++slot) {
777*4882a593Smuzhiyun 		case 1:
778*4882a593Smuzhiyun 			/* Slot housing a QSGMII riser card? */
779*4882a593Smuzhiyun 			wriop_set_phy_address(dpmac_id, dpmac_id - 1);
780*4882a593Smuzhiyun 			dpmac_info[dpmac_id].board_mux = EMI1_SLOT1;
781*4882a593Smuzhiyun 			bus = mii_dev_for_muxval(EMI1_SLOT1);
782*4882a593Smuzhiyun 			wriop_set_mdio(dpmac_id, bus);
783*4882a593Smuzhiyun 			break;
784*4882a593Smuzhiyun 		case 3:
785*4882a593Smuzhiyun 			break;
786*4882a593Smuzhiyun 		case 4:
787*4882a593Smuzhiyun 			break;
788*4882a593Smuzhiyun 		case 5:
789*4882a593Smuzhiyun 		break;
790*4882a593Smuzhiyun 		case 6:
791*4882a593Smuzhiyun 			break;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 	break;
794*4882a593Smuzhiyun 	default:
795*4882a593Smuzhiyun 		printf("qds: WRIOP: Unsupported SerDes Protocol 0x%02x\n",
796*4882a593Smuzhiyun 		       serdes1_prtcl);
797*4882a593Smuzhiyun 	break;
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	qsgmii_configure_repeater(dpmac_id);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
ls2080a_handle_phy_interface_xsgmii(int i)803*4882a593Smuzhiyun void ls2080a_handle_phy_interface_xsgmii(int i)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
806*4882a593Smuzhiyun 	int serdes1_prtcl = (in_le32(&gur->rcwsr[28]) &
807*4882a593Smuzhiyun 				FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK)
808*4882a593Smuzhiyun 		>> FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	switch (serdes1_prtcl) {
811*4882a593Smuzhiyun 	case 0x2A:
812*4882a593Smuzhiyun 	case 0x4B:
813*4882a593Smuzhiyun 	case 0x4C:
814*4882a593Smuzhiyun 		/*
815*4882a593Smuzhiyun 		 * XFI does not need a PHY to work, but to avoid U-Boot use
816*4882a593Smuzhiyun 		 * default PHY address which is zero to a MAC when it found
817*4882a593Smuzhiyun 		 * a MAC has no PHY address, we give a PHY address to XFI
818*4882a593Smuzhiyun 		 * MAC, and should not use a real XAUI PHY address, since
819*4882a593Smuzhiyun 		 * MDIO can access it successfully, and then MDIO thinks
820*4882a593Smuzhiyun 		 * the XAUI card is used for the XFI MAC, which will cause
821*4882a593Smuzhiyun 		 * error.
822*4882a593Smuzhiyun 		 */
823*4882a593Smuzhiyun 		wriop_set_phy_address(i, i + 4);
824*4882a593Smuzhiyun 		ls2080a_qds_enable_SFP_TX(SFP_TX);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 		break;
827*4882a593Smuzhiyun 	default:
828*4882a593Smuzhiyun 		printf("qds: WRIOP: Unsupported SerDes Protocol 0x%02x\n",
829*4882a593Smuzhiyun 		       serdes1_prtcl);
830*4882a593Smuzhiyun 		break;
831*4882a593Smuzhiyun 	}
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun #endif
834*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)835*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	int error;
838*4882a593Smuzhiyun #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
839*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
840*4882a593Smuzhiyun 	int serdes1_prtcl = (in_le32(&gur->rcwsr[28]) &
841*4882a593Smuzhiyun 				FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK)
842*4882a593Smuzhiyun 		>> FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT;
843*4882a593Smuzhiyun 	int serdes2_prtcl = (in_le32(&gur->rcwsr[28]) &
844*4882a593Smuzhiyun 				FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK)
845*4882a593Smuzhiyun 		>> FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	struct memac_mdio_info *memac_mdio0_info;
848*4882a593Smuzhiyun 	struct memac_mdio_info *memac_mdio1_info;
849*4882a593Smuzhiyun 	unsigned int i;
850*4882a593Smuzhiyun 	char *env_hwconfig;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	env_hwconfig = env_get("hwconfig");
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	initialize_dpmac_to_slot();
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	memac_mdio0_info = (struct memac_mdio_info *)malloc(
857*4882a593Smuzhiyun 					sizeof(struct memac_mdio_info));
858*4882a593Smuzhiyun 	memac_mdio0_info->regs =
859*4882a593Smuzhiyun 		(struct memac_mdio_controller *)
860*4882a593Smuzhiyun 					CONFIG_SYS_FSL_WRIOP1_MDIO1;
861*4882a593Smuzhiyun 	memac_mdio0_info->name = DEFAULT_WRIOP_MDIO1_NAME;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	/* Register the real MDIO1 bus */
864*4882a593Smuzhiyun 	fm_memac_mdio_init(bis, memac_mdio0_info);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	memac_mdio1_info = (struct memac_mdio_info *)malloc(
867*4882a593Smuzhiyun 					sizeof(struct memac_mdio_info));
868*4882a593Smuzhiyun 	memac_mdio1_info->regs =
869*4882a593Smuzhiyun 		(struct memac_mdio_controller *)
870*4882a593Smuzhiyun 					CONFIG_SYS_FSL_WRIOP1_MDIO2;
871*4882a593Smuzhiyun 	memac_mdio1_info->name = DEFAULT_WRIOP_MDIO2_NAME;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	/* Register the real MDIO2 bus */
874*4882a593Smuzhiyun 	fm_memac_mdio_init(bis, memac_mdio1_info);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* Register the muxing front-ends to the MDIO buses */
877*4882a593Smuzhiyun 	ls2080a_qds_mdio_init(DEFAULT_WRIOP_MDIO1_NAME, EMI1_SLOT1);
878*4882a593Smuzhiyun 	ls2080a_qds_mdio_init(DEFAULT_WRIOP_MDIO1_NAME, EMI1_SLOT2);
879*4882a593Smuzhiyun 	ls2080a_qds_mdio_init(DEFAULT_WRIOP_MDIO1_NAME, EMI1_SLOT3);
880*4882a593Smuzhiyun 	ls2080a_qds_mdio_init(DEFAULT_WRIOP_MDIO1_NAME, EMI1_SLOT4);
881*4882a593Smuzhiyun 	ls2080a_qds_mdio_init(DEFAULT_WRIOP_MDIO1_NAME, EMI1_SLOT5);
882*4882a593Smuzhiyun 	ls2080a_qds_mdio_init(DEFAULT_WRIOP_MDIO1_NAME, EMI1_SLOT6);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	ls2080a_qds_mdio_init(DEFAULT_WRIOP_MDIO2_NAME, EMI2);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	for (i = WRIOP1_DPMAC1; i < NUM_WRIOP_PORTS; i++) {
887*4882a593Smuzhiyun 		switch (wriop_get_enet_if(i)) {
888*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_QSGMII:
889*4882a593Smuzhiyun 			ls2080a_handle_phy_interface_qsgmii(i);
890*4882a593Smuzhiyun 			break;
891*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_SGMII:
892*4882a593Smuzhiyun 			ls2080a_handle_phy_interface_sgmii(i);
893*4882a593Smuzhiyun 			break;
894*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_XGMII:
895*4882a593Smuzhiyun 			ls2080a_handle_phy_interface_xsgmii(i);
896*4882a593Smuzhiyun 			break;
897*4882a593Smuzhiyun 		default:
898*4882a593Smuzhiyun 			break;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		if (i == 16)
901*4882a593Smuzhiyun 			i = NUM_WRIOP_PORTS;
902*4882a593Smuzhiyun 		}
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	error = cpu_eth_init(bis);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (hwconfig_f("xqsgmii", env_hwconfig)) {
908*4882a593Smuzhiyun 		if (serdes1_prtcl == 0x7)
909*4882a593Smuzhiyun 			sgmii_configure_repeater(1);
910*4882a593Smuzhiyun 		if (serdes2_prtcl == 0x7 || serdes2_prtcl == 0x8 ||
911*4882a593Smuzhiyun 		    serdes2_prtcl == 0x49)
912*4882a593Smuzhiyun 			sgmii_configure_repeater(2);
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun #endif
915*4882a593Smuzhiyun 	error = pci_eth_init(bis);
916*4882a593Smuzhiyun 	return error;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun #if defined(CONFIG_RESET_PHY_R)
reset_phy(void)920*4882a593Smuzhiyun void reset_phy(void)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	mc_env_boot();
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun #endif /* CONFIG_RESET_PHY_R */
925