1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
9*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
10*4882a593Smuzhiyun #include <asm/arch/soc.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include "ddr.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
15*4882a593Smuzhiyun
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)16*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
17*4882a593Smuzhiyun dimm_params_t *pdimm,
18*4882a593Smuzhiyun unsigned int ctrl_num)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
21*4882a593Smuzhiyun ulong ddr_freq;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun if (ctrl_num > 3) {
24*4882a593Smuzhiyun printf("Not supported controller number %d\n", ctrl_num);
25*4882a593Smuzhiyun return;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun if (!pdimm->n_ranks)
28*4882a593Smuzhiyun return;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * we use identical timing for all slots. If needed, change the code
32*4882a593Smuzhiyun * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun if (popts->registered_dimm_en)
35*4882a593Smuzhiyun pbsp = rdimms[ctrl_num];
36*4882a593Smuzhiyun else
37*4882a593Smuzhiyun pbsp = udimms[ctrl_num];
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
41*4882a593Smuzhiyun * freqency and n_banks specified in board_specific_parameters table.
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun ddr_freq = get_ddr_freq(0) / 1000000;
44*4882a593Smuzhiyun while (pbsp->datarate_mhz_high) {
45*4882a593Smuzhiyun if (pbsp->n_ranks == pdimm->n_ranks &&
46*4882a593Smuzhiyun (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
47*4882a593Smuzhiyun if (ddr_freq <= pbsp->datarate_mhz_high) {
48*4882a593Smuzhiyun popts->clk_adjust = pbsp->clk_adjust;
49*4882a593Smuzhiyun popts->wrlvl_start = pbsp->wrlvl_start;
50*4882a593Smuzhiyun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
51*4882a593Smuzhiyun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
52*4882a593Smuzhiyun goto found;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun pbsp_highest = pbsp;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun pbsp++;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (pbsp_highest) {
60*4882a593Smuzhiyun printf("Error: board specific timing not found for data rate %lu MT/s\n"
61*4882a593Smuzhiyun "Trying to use the highest speed (%u) parameters\n",
62*4882a593Smuzhiyun ddr_freq, pbsp_highest->datarate_mhz_high);
63*4882a593Smuzhiyun popts->clk_adjust = pbsp_highest->clk_adjust;
64*4882a593Smuzhiyun popts->wrlvl_start = pbsp_highest->wrlvl_start;
65*4882a593Smuzhiyun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
66*4882a593Smuzhiyun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
67*4882a593Smuzhiyun } else {
68*4882a593Smuzhiyun panic("DIMM is not supported by this board");
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun found:
71*4882a593Smuzhiyun debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
72*4882a593Smuzhiyun "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, wrlvl_ctrl_3 0x%x\n",
73*4882a593Smuzhiyun pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
74*4882a593Smuzhiyun pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
75*4882a593Smuzhiyun pbsp->wrlvl_ctl_3);
76*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
77*4882a593Smuzhiyun if (ctrl_num == CONFIG_DP_DDR_CTRL) {
78*4882a593Smuzhiyun /* force DDR bus width to 32 bits */
79*4882a593Smuzhiyun popts->data_bus_width = 1;
80*4882a593Smuzhiyun popts->otf_burst_chop_en = 0;
81*4882a593Smuzhiyun popts->burst_length = DDR_BL8;
82*4882a593Smuzhiyun popts->bstopre = 0; /* enable auto precharge */
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Factors to consider for half-strength driver enable:
87*4882a593Smuzhiyun * - number of DIMMs installed
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun popts->half_strength_driver_enable = 1;
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * Write leveling override
92*4882a593Smuzhiyun */
93*4882a593Smuzhiyun popts->wrlvl_override = 1;
94*4882a593Smuzhiyun popts->wrlvl_sample = 0xf;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun * Rtt and Rtt_WR override
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun popts->rtt_override = 0;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Enable ZQ calibration */
102*4882a593Smuzhiyun popts->zq_en = 1;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
105*4882a593Smuzhiyun popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
106*4882a593Smuzhiyun popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
107*4882a593Smuzhiyun DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
108*4882a593Smuzhiyun #else
109*4882a593Smuzhiyun /* DHC_EN =1, ODT = 75 Ohm */
110*4882a593Smuzhiyun popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
111*4882a593Smuzhiyun popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_RAW_TIMING
116*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
117*4882a593Smuzhiyun .n_ranks = 2,
118*4882a593Smuzhiyun .rank_density = 1073741824u,
119*4882a593Smuzhiyun .capacity = 2147483648,
120*4882a593Smuzhiyun .primary_sdram_width = 64,
121*4882a593Smuzhiyun .ec_sdram_width = 0,
122*4882a593Smuzhiyun .registered_dimm = 0,
123*4882a593Smuzhiyun .mirrored_dimm = 0,
124*4882a593Smuzhiyun .n_row_addr = 14,
125*4882a593Smuzhiyun .n_col_addr = 10,
126*4882a593Smuzhiyun .n_banks_per_sdram_device = 8,
127*4882a593Smuzhiyun .edc_config = 0,
128*4882a593Smuzhiyun .burst_lengths_bitmask = 0x0c,
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun .tckmin_x_ps = 937,
131*4882a593Smuzhiyun .caslat_x = 0x6FC << 4, /* 14,13,11,10,9,8,7,6 */
132*4882a593Smuzhiyun .taa_ps = 13090,
133*4882a593Smuzhiyun .twr_ps = 15000,
134*4882a593Smuzhiyun .trcd_ps = 13090,
135*4882a593Smuzhiyun .trrd_ps = 5000,
136*4882a593Smuzhiyun .trp_ps = 13090,
137*4882a593Smuzhiyun .tras_ps = 33000,
138*4882a593Smuzhiyun .trc_ps = 46090,
139*4882a593Smuzhiyun .trfc_ps = 160000,
140*4882a593Smuzhiyun .twtr_ps = 7500,
141*4882a593Smuzhiyun .trtp_ps = 7500,
142*4882a593Smuzhiyun .refresh_rate_ps = 7800000,
143*4882a593Smuzhiyun .tfaw_ps = 25000,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)146*4882a593Smuzhiyun int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
147*4882a593Smuzhiyun unsigned int controller_number,
148*4882a593Smuzhiyun unsigned int dimm_number)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun const char dimm_model[] = "Fixed DDR on board";
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (((controller_number == 0) && (dimm_number == 0)) ||
153*4882a593Smuzhiyun ((controller_number == 1) && (dimm_number == 0))) {
154*4882a593Smuzhiyun memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
155*4882a593Smuzhiyun memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
156*4882a593Smuzhiyun memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun
fsl_initdram(void)163*4882a593Smuzhiyun int fsl_initdram(void)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun puts("Initializing DDR....");
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun puts("using SPD\n");
168*4882a593Smuzhiyun gd->ram_size = fsl_ddr_sdram();
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172