1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2017 NXP
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <i2c.h>
8*4882a593Smuzhiyun #include <malloc.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <fsl_ifc.h>
12*4882a593Smuzhiyun #include <fsl_ddr.h>
13*4882a593Smuzhiyun #include <fsl_sec.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <fdt_support.h>
16*4882a593Smuzhiyun #include <linux/libfdt.h>
17*4882a593Smuzhiyun #include <fsl-mc/fsl_mc.h>
18*4882a593Smuzhiyun #include <environment.h>
19*4882a593Smuzhiyun #include <asm/arch-fsl-layerscape/soc.h>
20*4882a593Smuzhiyun #include <asm/arch/ppa.h>
21*4882a593Smuzhiyun #include <hwconfig.h>
22*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
23*4882a593Smuzhiyun #include <asm/arch/soc.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "../common/qixis.h"
26*4882a593Smuzhiyun #include "ls1088a_qixis.h"
27*4882a593Smuzhiyun #include "../common/vid.h"
28*4882a593Smuzhiyun #include <fsl_immap.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun
board_early_init_f(void)32*4882a593Smuzhiyun int board_early_init_f(void)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun fsl_lsch3_early_init_f();
35*4882a593Smuzhiyun return 0;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #ifdef CONFIG_FSL_QIXIS
get_qixis_addr(void)39*4882a593Smuzhiyun unsigned long long get_qixis_addr(void)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun unsigned long long addr;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (gd->flags & GD_FLG_RELOC)
44*4882a593Smuzhiyun addr = QIXIS_BASE_PHYS;
45*4882a593Smuzhiyun else
46*4882a593Smuzhiyun addr = QIXIS_BASE_PHYS_EARLY;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * IFC address under 256MB is mapped to 0x30000000, any address above
50*4882a593Smuzhiyun * is mapped to 0x5_10000000 up to 4GB.
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun return addr;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #if defined(CONFIG_VID)
init_func_vid(void)59*4882a593Smuzhiyun int init_func_vid(void)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun if (adjust_vdd(0) < 0)
62*4882a593Smuzhiyun printf("core voltage not adjusted\n");
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
checkboard(void)69*4882a593Smuzhiyun int checkboard(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun char buf[64];
72*4882a593Smuzhiyun u8 sw;
73*4882a593Smuzhiyun static const char *const freq[] = {"100", "125", "156.25",
74*4882a593Smuzhiyun "100 separate SSCG"};
75*4882a593Smuzhiyun int clock;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS1088AQDS
78*4882a593Smuzhiyun printf("Board: LS1088A-QDS, ");
79*4882a593Smuzhiyun #else
80*4882a593Smuzhiyun printf("Board: LS1088A-RDB, ");
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun sw = QIXIS_READ(arch);
84*4882a593Smuzhiyun printf("Board Arch: V%d, ", sw >> 4);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS1088AQDS
87*4882a593Smuzhiyun printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1);
88*4882a593Smuzhiyun #else
89*4882a593Smuzhiyun printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun memset((u8 *)buf, 0x00, ARRAY_SIZE(buf));
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun sw = QIXIS_READ(brdcfg[0]);
95*4882a593Smuzhiyun sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT
98*4882a593Smuzhiyun puts("SD card\n");
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun switch (sw) {
101*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS1088AQDS
102*4882a593Smuzhiyun case 0:
103*4882a593Smuzhiyun case 1:
104*4882a593Smuzhiyun case 2:
105*4882a593Smuzhiyun case 3:
106*4882a593Smuzhiyun case 4:
107*4882a593Smuzhiyun case 5:
108*4882a593Smuzhiyun case 6:
109*4882a593Smuzhiyun case 7:
110*4882a593Smuzhiyun printf("vBank: %d\n", sw);
111*4882a593Smuzhiyun break;
112*4882a593Smuzhiyun case 8:
113*4882a593Smuzhiyun puts("PromJet\n");
114*4882a593Smuzhiyun break;
115*4882a593Smuzhiyun case 15:
116*4882a593Smuzhiyun puts("IFCCard\n");
117*4882a593Smuzhiyun break;
118*4882a593Smuzhiyun case 14:
119*4882a593Smuzhiyun #else
120*4882a593Smuzhiyun case 0:
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun puts("QSPI:");
123*4882a593Smuzhiyun sw = QIXIS_READ(brdcfg[0]);
124*4882a593Smuzhiyun sw = (sw & QIXIS_QMAP_MASK) >> QIXIS_QMAP_SHIFT;
125*4882a593Smuzhiyun if (sw == 0 || sw == 4)
126*4882a593Smuzhiyun puts("0\n");
127*4882a593Smuzhiyun else if (sw == 1)
128*4882a593Smuzhiyun puts("1\n");
129*4882a593Smuzhiyun else
130*4882a593Smuzhiyun puts("EMU\n");
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun default:
134*4882a593Smuzhiyun printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
135*4882a593Smuzhiyun break;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS1088AQDS
139*4882a593Smuzhiyun printf("FPGA: v%d (%s), build %d",
140*4882a593Smuzhiyun (int)QIXIS_READ(scver), qixis_read_tag(buf),
141*4882a593Smuzhiyun (int)qixis_read_minor());
142*4882a593Smuzhiyun /* the timestamp string contains "\n" at the end */
143*4882a593Smuzhiyun printf(" on %s", qixis_read_time(buf));
144*4882a593Smuzhiyun #else
145*4882a593Smuzhiyun printf("CPLD: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * Display the actual SERDES reference clocks as configured by the
150*4882a593Smuzhiyun * dip switches on the board. Note that the SWx registers could
151*4882a593Smuzhiyun * technically be set to force the reference clocks to match the
152*4882a593Smuzhiyun * values that the SERDES expects (or vice versa). For now, however,
153*4882a593Smuzhiyun * we just display both values and hope the user notices when they
154*4882a593Smuzhiyun * don't match.
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun puts("SERDES1 Reference : ");
157*4882a593Smuzhiyun sw = QIXIS_READ(brdcfg[2]);
158*4882a593Smuzhiyun clock = (sw >> 6) & 3;
159*4882a593Smuzhiyun printf("Clock1 = %sMHz ", freq[clock]);
160*4882a593Smuzhiyun clock = (sw >> 4) & 3;
161*4882a593Smuzhiyun printf("Clock2 = %sMHz", freq[clock]);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun puts("\nSERDES2 Reference : ");
164*4882a593Smuzhiyun clock = (sw >> 2) & 3;
165*4882a593Smuzhiyun printf("Clock1 = %sMHz ", freq[clock]);
166*4882a593Smuzhiyun clock = (sw >> 0) & 3;
167*4882a593Smuzhiyun printf("Clock2 = %sMHz\n", freq[clock]);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
if_board_diff_clk(void)172*4882a593Smuzhiyun bool if_board_diff_clk(void)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS1088AQDS
175*4882a593Smuzhiyun u8 diff_conf = QIXIS_READ(brdcfg[11]);
176*4882a593Smuzhiyun return diff_conf & 0x40;
177*4882a593Smuzhiyun #else
178*4882a593Smuzhiyun u8 diff_conf = QIXIS_READ(dutcfg[11]);
179*4882a593Smuzhiyun return diff_conf & 0x80;
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
get_board_sys_clk(void)183*4882a593Smuzhiyun unsigned long get_board_sys_clk(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun switch (sysclk_conf & 0x0f) {
188*4882a593Smuzhiyun case QIXIS_SYSCLK_83:
189*4882a593Smuzhiyun return 83333333;
190*4882a593Smuzhiyun case QIXIS_SYSCLK_100:
191*4882a593Smuzhiyun return 100000000;
192*4882a593Smuzhiyun case QIXIS_SYSCLK_125:
193*4882a593Smuzhiyun return 125000000;
194*4882a593Smuzhiyun case QIXIS_SYSCLK_133:
195*4882a593Smuzhiyun return 133333333;
196*4882a593Smuzhiyun case QIXIS_SYSCLK_150:
197*4882a593Smuzhiyun return 150000000;
198*4882a593Smuzhiyun case QIXIS_SYSCLK_160:
199*4882a593Smuzhiyun return 160000000;
200*4882a593Smuzhiyun case QIXIS_SYSCLK_166:
201*4882a593Smuzhiyun return 166666666;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 66666666;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
get_board_ddr_clk(void)207*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (if_board_diff_clk())
212*4882a593Smuzhiyun return get_board_sys_clk();
213*4882a593Smuzhiyun switch ((ddrclk_conf & 0x30) >> 4) {
214*4882a593Smuzhiyun case QIXIS_DDRCLK_100:
215*4882a593Smuzhiyun return 100000000;
216*4882a593Smuzhiyun case QIXIS_DDRCLK_125:
217*4882a593Smuzhiyun return 125000000;
218*4882a593Smuzhiyun case QIXIS_DDRCLK_133:
219*4882a593Smuzhiyun return 133333333;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return 66666666;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun
select_i2c_ch_pca9547(u8 ch)226*4882a593Smuzhiyun int select_i2c_ch_pca9547(u8 ch)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun int ret;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
231*4882a593Smuzhiyun if (ret) {
232*4882a593Smuzhiyun puts("PCA: failed to select proper channel\n");
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
board_retimer_init(void)240*4882a593Smuzhiyun void board_retimer_init(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun u8 reg;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Retimer is connected to I2C1_CH5 */
245*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH5);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Access to Control/Shared register */
248*4882a593Smuzhiyun reg = 0x0;
249*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0xff, 1, ®, 1);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Read device revision and ID */
252*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR, 1, 1, ®, 1);
253*4882a593Smuzhiyun debug("Retimer version id = 0x%x\n", reg);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Enable Broadcast. All writes target all channel register sets */
256*4882a593Smuzhiyun reg = 0x0c;
257*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0xff, 1, ®, 1);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Reset Channel Registers */
260*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR, 0, 1, ®, 1);
261*4882a593Smuzhiyun reg |= 0x4;
262*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0, 1, ®, 1);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Set data rate as 10.3125 Gbps */
265*4882a593Smuzhiyun reg = 0x90;
266*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x60, 1, ®, 1);
267*4882a593Smuzhiyun reg = 0xb3;
268*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x61, 1, ®, 1);
269*4882a593Smuzhiyun reg = 0x90;
270*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x62, 1, ®, 1);
271*4882a593Smuzhiyun reg = 0xb3;
272*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x63, 1, ®, 1);
273*4882a593Smuzhiyun reg = 0xcd;
274*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x64, 1, ®, 1);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Select VCO Divider to full rate (000) */
277*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR, 0x2F, 1, ®, 1);
278*4882a593Smuzhiyun reg &= 0x0f;
279*4882a593Smuzhiyun reg |= 0x70;
280*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR, 0x2F, 1, ®, 1);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS1088AQDS
283*4882a593Smuzhiyun /* Retimer is connected to I2C1_CH5 */
284*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH5);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Access to Control/Shared register */
287*4882a593Smuzhiyun reg = 0x0;
288*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR2, 0xff, 1, ®, 1);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Read device revision and ID */
291*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR2, 1, 1, ®, 1);
292*4882a593Smuzhiyun debug("Retimer version id = 0x%x\n", reg);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Enable Broadcast. All writes target all channel register sets */
295*4882a593Smuzhiyun reg = 0x0c;
296*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR2, 0xff, 1, ®, 1);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Reset Channel Registers */
299*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR2, 0, 1, ®, 1);
300*4882a593Smuzhiyun reg |= 0x4;
301*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR2, 0, 1, ®, 1);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Set data rate as 10.3125 Gbps */
304*4882a593Smuzhiyun reg = 0x90;
305*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR2, 0x60, 1, ®, 1);
306*4882a593Smuzhiyun reg = 0xb3;
307*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR2, 0x61, 1, ®, 1);
308*4882a593Smuzhiyun reg = 0x90;
309*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR2, 0x62, 1, ®, 1);
310*4882a593Smuzhiyun reg = 0xb3;
311*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR2, 0x63, 1, ®, 1);
312*4882a593Smuzhiyun reg = 0xcd;
313*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR2, 0x64, 1, ®, 1);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Select VCO Divider to full rate (000) */
316*4882a593Smuzhiyun i2c_read(I2C_RETIMER_ADDR2, 0x2F, 1, ®, 1);
317*4882a593Smuzhiyun reg &= 0x0f;
318*4882a593Smuzhiyun reg |= 0x70;
319*4882a593Smuzhiyun i2c_write(I2C_RETIMER_ADDR2, 0x2F, 1, ®, 1);
320*4882a593Smuzhiyun #endif
321*4882a593Smuzhiyun /*return the default channel*/
322*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)326*4882a593Smuzhiyun int misc_init_r(void)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS1088ARDB
329*4882a593Smuzhiyun u8 brdcfg5;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (hwconfig("esdhc-force-sd")) {
332*4882a593Smuzhiyun brdcfg5 = QIXIS_READ(brdcfg[5]);
333*4882a593Smuzhiyun brdcfg5 &= ~BRDCFG5_SPISDHC_MASK;
334*4882a593Smuzhiyun brdcfg5 |= BRDCFG5_FORCE_SD;
335*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[5], brdcfg5);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun #endif
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun #endif
341*4882a593Smuzhiyun #endif
342*4882a593Smuzhiyun
i2c_multiplexer_select_vid_channel(u8 channel)343*4882a593Smuzhiyun int i2c_multiplexer_select_vid_channel(u8 channel)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun return select_i2c_ch_pca9547(channel);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun #ifdef CONFIG_TARGET_LS1088AQDS
349*4882a593Smuzhiyun /* read the current value(SVDD) of the LTM Regulator Voltage */
get_serdes_volt(void)350*4882a593Smuzhiyun int get_serdes_volt(void)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun int ret, vcode = 0;
353*4882a593Smuzhiyun u8 chan = PWM_CHANNEL0;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Select the PAGE 0 using PMBus commands PAGE for VDD */
356*4882a593Smuzhiyun ret = i2c_write(I2C_SVDD_MONITOR_ADDR,
357*4882a593Smuzhiyun PMBUS_CMD_PAGE, 1, &chan, 1);
358*4882a593Smuzhiyun if (ret) {
359*4882a593Smuzhiyun printf("VID: failed to select VDD Page 0\n");
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Read the output voltage using PMBus command READ_VOUT */
364*4882a593Smuzhiyun ret = i2c_read(I2C_SVDD_MONITOR_ADDR,
365*4882a593Smuzhiyun PMBUS_CMD_READ_VOUT, 1, (void *)&vcode, 2);
366*4882a593Smuzhiyun if (ret) {
367*4882a593Smuzhiyun printf("VID: failed to read the volatge\n");
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return vcode;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
set_serdes_volt(int svdd)374*4882a593Smuzhiyun int set_serdes_volt(int svdd)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun int ret, vdd_last;
377*4882a593Smuzhiyun u8 buff[5] = {0x04, PWM_CHANNEL0, PMBUS_CMD_VOUT_COMMAND,
378*4882a593Smuzhiyun svdd & 0xFF, (svdd & 0xFF00) >> 8};
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Write the desired voltage code to the SVDD regulator */
381*4882a593Smuzhiyun ret = i2c_write(I2C_SVDD_MONITOR_ADDR,
382*4882a593Smuzhiyun PMBUS_CMD_PAGE_PLUS_WRITE, 1, (void *)&buff, 5);
383*4882a593Smuzhiyun if (ret) {
384*4882a593Smuzhiyun printf("VID: I2C failed to write to the volatge regulator\n");
385*4882a593Smuzhiyun return -1;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* Wait for the volatge to get to the desired value */
389*4882a593Smuzhiyun do {
390*4882a593Smuzhiyun vdd_last = get_serdes_volt();
391*4882a593Smuzhiyun if (vdd_last < 0) {
392*4882a593Smuzhiyun printf("VID: Couldn't read sensor abort VID adjust\n");
393*4882a593Smuzhiyun return -1;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun } while (vdd_last != svdd);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 1;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun #else
get_serdes_volt(void)400*4882a593Smuzhiyun int get_serdes_volt(void)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
set_serdes_volt(int svdd)405*4882a593Smuzhiyun int set_serdes_volt(int svdd)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun int ret;
408*4882a593Smuzhiyun u8 brdcfg4;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun printf("SVDD changing of RDB\n");
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Read the BRDCFG54 via CLPD */
413*4882a593Smuzhiyun ret = i2c_read(CONFIG_SYS_I2C_FPGA_ADDR,
414*4882a593Smuzhiyun QIXIS_BRDCFG4_OFFSET, 1, (void *)&brdcfg4, 1);
415*4882a593Smuzhiyun if (ret) {
416*4882a593Smuzhiyun printf("VID: I2C failed to read the CPLD BRDCFG4\n");
417*4882a593Smuzhiyun return -1;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun brdcfg4 = brdcfg4 | 0x08;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* Write to the BRDCFG4 */
423*4882a593Smuzhiyun ret = i2c_write(CONFIG_SYS_I2C_FPGA_ADDR,
424*4882a593Smuzhiyun QIXIS_BRDCFG4_OFFSET, 1, (void *)&brdcfg4, 1);
425*4882a593Smuzhiyun if (ret) {
426*4882a593Smuzhiyun debug("VID: I2C failed to set the SVDD CPLD BRDCFG4\n");
427*4882a593Smuzhiyun return -1;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* Wait for the volatge to get to the desired value */
431*4882a593Smuzhiyun udelay(10000);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun return 1;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun #endif
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* this function disables the SERDES, changes the SVDD Voltage and enables it*/
board_adjust_vdd(int vdd)438*4882a593Smuzhiyun int board_adjust_vdd(int vdd)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun int ret = 0;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun debug("%s: vdd = %d\n", __func__, vdd);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* Special settings to be performed when voltage is 900mV */
445*4882a593Smuzhiyun if (vdd == 900) {
446*4882a593Smuzhiyun ret = setup_serdes_volt(vdd);
447*4882a593Smuzhiyun if (ret < 0) {
448*4882a593Smuzhiyun ret = -1;
449*4882a593Smuzhiyun goto exit;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun exit:
453*4882a593Smuzhiyun return ret;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
board_init(void)457*4882a593Smuzhiyun int board_init(void)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun init_final_memctl_regs();
460*4882a593Smuzhiyun #if defined(CONFIG_TARGET_LS1088ARDB) && defined(CONFIG_FSL_MC_ENET)
461*4882a593Smuzhiyun u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
462*4882a593Smuzhiyun #endif
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
465*4882a593Smuzhiyun board_retimer_init();
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_NOWHERE
468*4882a593Smuzhiyun gd->env_addr = (ulong)&default_environment[0];
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun #if defined(CONFIG_TARGET_LS1088ARDB) && defined(CONFIG_FSL_MC_ENET)
472*4882a593Smuzhiyun /* invert AQR105 IRQ pins polarity */
473*4882a593Smuzhiyun out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR105_IRQ_MASK);
474*4882a593Smuzhiyun #endif
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #ifdef CONFIG_FSL_CAAM
477*4882a593Smuzhiyun sec_init();
478*4882a593Smuzhiyun #endif
479*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
480*4882a593Smuzhiyun ppa_init();
481*4882a593Smuzhiyun #endif
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
detail_board_ddr_info(void)485*4882a593Smuzhiyun void detail_board_ddr_info(void)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun puts("\nDDR ");
488*4882a593Smuzhiyun print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
489*4882a593Smuzhiyun print_ddr_info(0);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MISC_INIT)
arch_misc_init(void)493*4882a593Smuzhiyun int arch_misc_init(void)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun return 0;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun #endif
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun #ifdef CONFIG_FSL_MC_ENET
fdt_fixup_board_enet(void * fdt)500*4882a593Smuzhiyun void fdt_fixup_board_enet(void *fdt)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun int offset;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/fsl-mc");
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (offset < 0)
507*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/fsl,dprc@0");
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (offset < 0) {
510*4882a593Smuzhiyun printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
511*4882a593Smuzhiyun __func__, offset);
512*4882a593Smuzhiyun return;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun if ((get_mc_boot_status() == 0) && (get_dpl_apply_status() == 0))
516*4882a593Smuzhiyun fdt_status_okay(fdt, offset);
517*4882a593Smuzhiyun else
518*4882a593Smuzhiyun fdt_status_fail(fdt, offset);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun #endif
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
fsl_fdt_fixup_flash(void * fdt)523*4882a593Smuzhiyun void fsl_fdt_fixup_flash(void *fdt)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun int offset;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun * IFC-NOR and QSPI are muxed on SoC.
529*4882a593Smuzhiyun * So disable IFC node in dts if QSPI is enabled or
530*4882a593Smuzhiyun * disable QSPI node in dts in case QSPI is not enabled.
531*4882a593Smuzhiyun */
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun #ifdef CONFIG_FSL_QSPI
534*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/soc/ifc/nor");
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (offset < 0)
537*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/ifc/nor");
538*4882a593Smuzhiyun #else
539*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/soc/quadspi");
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (offset < 0)
542*4882a593Smuzhiyun offset = fdt_path_offset(fdt, "/quadspi");
543*4882a593Smuzhiyun #endif
544*4882a593Smuzhiyun if (offset < 0)
545*4882a593Smuzhiyun return;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun fdt_status_disabled(fdt, offset);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)550*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun int err, i;
553*4882a593Smuzhiyun u64 base[CONFIG_NR_DRAM_BANKS];
554*4882a593Smuzhiyun u64 size[CONFIG_NR_DRAM_BANKS];
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* fixup DT for the two GPP DDR banks */
559*4882a593Smuzhiyun for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
560*4882a593Smuzhiyun base[i] = gd->bd->bi_dram[i].start;
561*4882a593Smuzhiyun size[i] = gd->bd->bi_dram[i].size;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun #ifdef CONFIG_RESV_RAM
565*4882a593Smuzhiyun /* reduce size if reserved memory is within this bank */
566*4882a593Smuzhiyun if (gd->arch.resv_ram >= base[0] &&
567*4882a593Smuzhiyun gd->arch.resv_ram < base[0] + size[0])
568*4882a593Smuzhiyun size[0] = gd->arch.resv_ram - base[0];
569*4882a593Smuzhiyun else if (gd->arch.resv_ram >= base[1] &&
570*4882a593Smuzhiyun gd->arch.resv_ram < base[1] + size[1])
571*4882a593Smuzhiyun size[1] = gd->arch.resv_ram - base[1];
572*4882a593Smuzhiyun #endif
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun fdt_fixup_memory_banks(blob, base, size, CONFIG_NR_DRAM_BANKS);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun fsl_fdt_fixup_flash(blob);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun #ifdef CONFIG_FSL_MC_ENET
579*4882a593Smuzhiyun fdt_fixup_board_enet(blob);
580*4882a593Smuzhiyun err = fsl_mc_ldpaa_exit(bd);
581*4882a593Smuzhiyun if (err)
582*4882a593Smuzhiyun return err;
583*4882a593Smuzhiyun #endif
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun #endif
588*4882a593Smuzhiyun #endif /* defined(CONFIG_SPL_BUILD) */
589