xref: /OK3568_Linux_fs/u-boot/board/freescale/ls1046ardb/ls1046ardb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <fdt_support.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
13*4882a593Smuzhiyun #include <asm/arch/ppa.h>
14*4882a593Smuzhiyun #include <asm/arch/soc.h>
15*4882a593Smuzhiyun #include <hwconfig.h>
16*4882a593Smuzhiyun #include <ahci.h>
17*4882a593Smuzhiyun #include <mmc.h>
18*4882a593Smuzhiyun #include <scsi.h>
19*4882a593Smuzhiyun #include <fm_eth.h>
20*4882a593Smuzhiyun #include <fsl_csu.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #include <power/mc34vr500_pmic.h>
23*4882a593Smuzhiyun #include "cpld.h"
24*4882a593Smuzhiyun #include <fsl_sec.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun 
board_early_init_f(void)28*4882a593Smuzhiyun int board_early_init_f(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	fsl_lsch2_early_init_f();
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	return 0;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
checkboard(void)36*4882a593Smuzhiyun int checkboard(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	static const char *freq[2] = {"100.00MHZ", "156.25MHZ"};
39*4882a593Smuzhiyun 	u8 cfg_rcw_src1, cfg_rcw_src2;
40*4882a593Smuzhiyun 	u16 cfg_rcw_src;
41*4882a593Smuzhiyun 	u8 sd1refclk_sel;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	puts("Board: LS1046ARDB, boot from ");
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	cfg_rcw_src1 = CPLD_READ(cfg_rcw_src1);
46*4882a593Smuzhiyun 	cfg_rcw_src2 = CPLD_READ(cfg_rcw_src2);
47*4882a593Smuzhiyun 	cpld_rev_bit(&cfg_rcw_src1);
48*4882a593Smuzhiyun 	cfg_rcw_src = cfg_rcw_src1;
49*4882a593Smuzhiyun 	cfg_rcw_src = (cfg_rcw_src << 1) | cfg_rcw_src2;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	if (cfg_rcw_src == 0x44)
52*4882a593Smuzhiyun 		printf("QSPI vBank %d\n", CPLD_READ(vbank));
53*4882a593Smuzhiyun 	else if (cfg_rcw_src == 0x40)
54*4882a593Smuzhiyun 		puts("SD\n");
55*4882a593Smuzhiyun 	else
56*4882a593Smuzhiyun 		puts("Invalid setting of SW5\n");
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	printf("CPLD:  V%x.%x\nPCBA:  V%x.0\n", CPLD_READ(cpld_ver),
59*4882a593Smuzhiyun 	       CPLD_READ(cpld_ver_sub), CPLD_READ(pcba_ver));
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	puts("SERDES Reference Clocks:\n");
62*4882a593Smuzhiyun 	sd1refclk_sel = CPLD_READ(sd1refclk_sel);
63*4882a593Smuzhiyun 	printf("SD1_CLK1 = %s, SD1_CLK2 = %s\n", freq[sd1refclk_sel], freq[0]);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
board_init(void)68*4882a593Smuzhiyun int board_init(void)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT
73*4882a593Smuzhiyun 	/*
74*4882a593Smuzhiyun 	 * In case of Secure Boot, the IBR configures the SMMU
75*4882a593Smuzhiyun 	 * to allow only Secure transactions.
76*4882a593Smuzhiyun 	 * SMMU must be reset in bypass mode.
77*4882a593Smuzhiyun 	 * Set the ClientPD bit and Clear the USFCFG Bit
78*4882a593Smuzhiyun 	 */
79*4882a593Smuzhiyun 	u32 val;
80*4882a593Smuzhiyun 	val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
81*4882a593Smuzhiyun 	out_le32(SMMU_SCR0, val);
82*4882a593Smuzhiyun 	val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
83*4882a593Smuzhiyun 	out_le32(SMMU_NSCR0, val);
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #ifdef CONFIG_FSL_CAAM
87*4882a593Smuzhiyun 	sec_init();
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
91*4882a593Smuzhiyun 	ppa_init();
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* invert AQR105 IRQ pins polarity */
95*4882a593Smuzhiyun 	out_be32(&scfg->intpcr, AQR105_IRQ_MASK);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
board_setup_core_volt(u32 vdd)100*4882a593Smuzhiyun int board_setup_core_volt(u32 vdd)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	bool en_0v9;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	en_0v9 = (vdd == 900) ? true : false;
105*4882a593Smuzhiyun 	cpld_select_core_volt(en_0v9);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
get_serdes_volt(void)110*4882a593Smuzhiyun int get_serdes_volt(void)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	return mc34vr500_get_sw_volt(SW4);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
set_serdes_volt(int svdd)115*4882a593Smuzhiyun int set_serdes_volt(int svdd)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	return mc34vr500_set_sw_volt(SW4, svdd);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
power_init_board(void)120*4882a593Smuzhiyun int power_init_board(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	int ret;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	ret = power_mc34vr500_init(0);
125*4882a593Smuzhiyun 	if (ret)
126*4882a593Smuzhiyun 		return ret;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	setup_chip_volt();
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
config_board_mux(void)133*4882a593Smuzhiyun void config_board_mux(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB
136*4882a593Smuzhiyun 	struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
137*4882a593Smuzhiyun 	u32 usb_pwrfault;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* USB3 is not used, configure mux to IIC4_SCL/IIC4_SDA */
140*4882a593Smuzhiyun 	out_be32(&scfg->rcwpmuxcr0, 0x3300);
141*4882a593Smuzhiyun 	out_be32(&scfg->usbdrvvbus_selcr, SCFG_USBDRVVBUS_SELCR_USB1);
142*4882a593Smuzhiyun 	usb_pwrfault = (SCFG_USBPWRFAULT_DEDICATED <<
143*4882a593Smuzhiyun 			SCFG_USBPWRFAULT_USB3_SHIFT) |
144*4882a593Smuzhiyun 			(SCFG_USBPWRFAULT_DEDICATED <<
145*4882a593Smuzhiyun 			SCFG_USBPWRFAULT_USB2_SHIFT) |
146*4882a593Smuzhiyun 			(SCFG_USBPWRFAULT_SHARED <<
147*4882a593Smuzhiyun 			SCFG_USBPWRFAULT_USB1_SHIFT);
148*4882a593Smuzhiyun 	out_be32(&scfg->usbpwrfault_selcr, usb_pwrfault);
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)153*4882a593Smuzhiyun int misc_init_r(void)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	config_board_mux();
156*4882a593Smuzhiyun 	return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun #endif
159*4882a593Smuzhiyun 
ft_board_setup(void * blob,bd_t * bd)160*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	u64 base[CONFIG_NR_DRAM_BANKS];
163*4882a593Smuzhiyun 	u64 size[CONFIG_NR_DRAM_BANKS];
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* fixup DT for the two DDR banks */
166*4882a593Smuzhiyun 	base[0] = gd->bd->bi_dram[0].start;
167*4882a593Smuzhiyun 	size[0] = gd->bd->bi_dram[0].size;
168*4882a593Smuzhiyun 	base[1] = gd->bd->bi_dram[1].start;
169*4882a593Smuzhiyun 	size[1] = gd->bd->bi_dram[1].size;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	fdt_fixup_memory_banks(blob, base, size, 2);
172*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
175*4882a593Smuzhiyun 	fdt_fixup_fman_ethernet(blob);
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun #endif
181