1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <fdt_support.h>
10*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
14*4882a593Smuzhiyun #include <asm/arch/ppa.h>
15*4882a593Smuzhiyun #include <asm/arch/fdt.h>
16*4882a593Smuzhiyun #include <asm/arch/mmu.h>
17*4882a593Smuzhiyun #include <asm/arch/soc.h>
18*4882a593Smuzhiyun #include <ahci.h>
19*4882a593Smuzhiyun #include <hwconfig.h>
20*4882a593Smuzhiyun #include <mmc.h>
21*4882a593Smuzhiyun #include <scsi.h>
22*4882a593Smuzhiyun #include <fm_eth.h>
23*4882a593Smuzhiyun #include <fsl_csu.h>
24*4882a593Smuzhiyun #include <fsl_esdhc.h>
25*4882a593Smuzhiyun #include <fsl_ifc.h>
26*4882a593Smuzhiyun #include <fsl_sec.h>
27*4882a593Smuzhiyun #include <spl.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "../common/vid.h"
30*4882a593Smuzhiyun #include "../common/qixis.h"
31*4882a593Smuzhiyun #include "ls1046aqds_qixis.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun enum {
36*4882a593Smuzhiyun MUX_TYPE_GPIO,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
checkboard(void)39*4882a593Smuzhiyun int checkboard(void)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun char buf[64];
42*4882a593Smuzhiyun #ifndef CONFIG_SD_BOOT
43*4882a593Smuzhiyun u8 sw;
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun puts("Board: LS1046AQDS, boot from ");
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT
49*4882a593Smuzhiyun puts("SD\n");
50*4882a593Smuzhiyun #else
51*4882a593Smuzhiyun sw = QIXIS_READ(brdcfg[0]);
52*4882a593Smuzhiyun sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (sw < 0x8)
55*4882a593Smuzhiyun printf("vBank: %d\n", sw);
56*4882a593Smuzhiyun else if (sw == 0x8)
57*4882a593Smuzhiyun puts("PromJet\n");
58*4882a593Smuzhiyun else if (sw == 0x9)
59*4882a593Smuzhiyun puts("NAND\n");
60*4882a593Smuzhiyun else if (sw == 0xF)
61*4882a593Smuzhiyun printf("QSPI\n");
62*4882a593Smuzhiyun else
63*4882a593Smuzhiyun printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun printf("Sys ID: 0x%02x, Sys Ver: 0x%02x\n",
67*4882a593Smuzhiyun QIXIS_READ(id), QIXIS_READ(arch));
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun printf("FPGA: v%d (%s), build %d\n",
70*4882a593Smuzhiyun (int)QIXIS_READ(scver), qixis_read_tag(buf),
71*4882a593Smuzhiyun (int)qixis_read_minor());
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
if_board_diff_clk(void)76*4882a593Smuzhiyun bool if_board_diff_clk(void)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u8 diff_conf = QIXIS_READ(brdcfg[11]);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return diff_conf & 0x40;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
get_board_sys_clk(void)83*4882a593Smuzhiyun unsigned long get_board_sys_clk(void)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun switch (sysclk_conf & 0x0f) {
88*4882a593Smuzhiyun case QIXIS_SYSCLK_64:
89*4882a593Smuzhiyun return 64000000;
90*4882a593Smuzhiyun case QIXIS_SYSCLK_83:
91*4882a593Smuzhiyun return 83333333;
92*4882a593Smuzhiyun case QIXIS_SYSCLK_100:
93*4882a593Smuzhiyun return 100000000;
94*4882a593Smuzhiyun case QIXIS_SYSCLK_125:
95*4882a593Smuzhiyun return 125000000;
96*4882a593Smuzhiyun case QIXIS_SYSCLK_133:
97*4882a593Smuzhiyun return 133333333;
98*4882a593Smuzhiyun case QIXIS_SYSCLK_150:
99*4882a593Smuzhiyun return 150000000;
100*4882a593Smuzhiyun case QIXIS_SYSCLK_160:
101*4882a593Smuzhiyun return 160000000;
102*4882a593Smuzhiyun case QIXIS_SYSCLK_166:
103*4882a593Smuzhiyun return 166666666;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return 66666666;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
get_board_ddr_clk(void)109*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (if_board_diff_clk())
114*4882a593Smuzhiyun return get_board_sys_clk();
115*4882a593Smuzhiyun switch ((ddrclk_conf & 0x30) >> 4) {
116*4882a593Smuzhiyun case QIXIS_DDRCLK_100:
117*4882a593Smuzhiyun return 100000000;
118*4882a593Smuzhiyun case QIXIS_DDRCLK_125:
119*4882a593Smuzhiyun return 125000000;
120*4882a593Smuzhiyun case QIXIS_DDRCLK_133:
121*4882a593Smuzhiyun return 133333333;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return 66666666;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #ifdef CONFIG_LPUART
get_lpuart_clk(void)128*4882a593Smuzhiyun u32 get_lpuart_clk(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun return gd->bus_clk;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun
select_i2c_ch_pca9547(u8 ch)134*4882a593Smuzhiyun int select_i2c_ch_pca9547(u8 ch)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun int ret;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
139*4882a593Smuzhiyun if (ret) {
140*4882a593Smuzhiyun puts("PCA: failed to select proper channel\n");
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
dram_init(void)147*4882a593Smuzhiyun int dram_init(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * When resuming from deep sleep, the I2C channel may not be
151*4882a593Smuzhiyun * in the default channel. So, switch to the default channel
152*4882a593Smuzhiyun * before accessing DDR SPD.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
155*4882a593Smuzhiyun fsl_initdram();
156*4882a593Smuzhiyun #if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
157*4882a593Smuzhiyun /* This will break-before-make MMU for DDR */
158*4882a593Smuzhiyun update_early_mmu_table();
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
i2c_multiplexer_select_vid_channel(u8 channel)164*4882a593Smuzhiyun int i2c_multiplexer_select_vid_channel(u8 channel)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return select_i2c_ch_pca9547(channel);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
board_early_init_f(void)169*4882a593Smuzhiyun int board_early_init_f(void)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB
172*4882a593Smuzhiyun struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
173*4882a593Smuzhiyun u32 usb_pwrfault;
174*4882a593Smuzhiyun #endif
175*4882a593Smuzhiyun #ifdef CONFIG_LPUART
176*4882a593Smuzhiyun u8 uart;
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_EARLY_INIT
180*4882a593Smuzhiyun i2c_early_init_f();
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun fsl_lsch2_early_init_f();
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB
185*4882a593Smuzhiyun out_be32(&scfg->rcwpmuxcr0, 0x3333);
186*4882a593Smuzhiyun out_be32(&scfg->usbdrvvbus_selcr, SCFG_USBDRVVBUS_SELCR_USB1);
187*4882a593Smuzhiyun usb_pwrfault = (SCFG_USBPWRFAULT_DEDICATED <<
188*4882a593Smuzhiyun SCFG_USBPWRFAULT_USB3_SHIFT) |
189*4882a593Smuzhiyun (SCFG_USBPWRFAULT_DEDICATED <<
190*4882a593Smuzhiyun SCFG_USBPWRFAULT_USB2_SHIFT) |
191*4882a593Smuzhiyun (SCFG_USBPWRFAULT_SHARED <<
192*4882a593Smuzhiyun SCFG_USBPWRFAULT_USB1_SHIFT);
193*4882a593Smuzhiyun out_be32(&scfg->usbpwrfault_selcr, usb_pwrfault);
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #ifdef CONFIG_LPUART
197*4882a593Smuzhiyun /* We use lpuart0 as system console */
198*4882a593Smuzhiyun uart = QIXIS_READ(brdcfg[14]);
199*4882a593Smuzhiyun uart &= ~CFG_UART_MUX_MASK;
200*4882a593Smuzhiyun uart |= CFG_LPUART_EN << CFG_UART_MUX_SHIFT;
201*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[14], uart);
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #ifdef CONFIG_FSL_DEEP_SLEEP
208*4882a593Smuzhiyun /* determine if it is a warm boot */
is_warm_boot(void)209*4882a593Smuzhiyun bool is_warm_boot(void)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun #define DCFG_CCSR_CRSTSR_WDRFR (1 << 3)
212*4882a593Smuzhiyun struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (in_be32(&gur->crstsr) & DCFG_CCSR_CRSTSR_WDRFR)
215*4882a593Smuzhiyun return 1;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun
config_board_mux(int ctrl_type)221*4882a593Smuzhiyun int config_board_mux(int ctrl_type)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun u8 reg14;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun reg14 = QIXIS_READ(brdcfg[14]);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun switch (ctrl_type) {
228*4882a593Smuzhiyun case MUX_TYPE_GPIO:
229*4882a593Smuzhiyun reg14 = (reg14 & (~0x6)) | 0x2;
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun default:
232*4882a593Smuzhiyun puts("Unsupported mux interface type\n");
233*4882a593Smuzhiyun return -1;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[14], reg14);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
config_serdes_mux(void)241*4882a593Smuzhiyun int config_serdes_mux(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)247*4882a593Smuzhiyun int misc_init_r(void)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun if (hwconfig("gpio"))
250*4882a593Smuzhiyun config_board_mux(MUX_TYPE_GPIO);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun
board_init(void)256*4882a593Smuzhiyun int board_init(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_SERDES
261*4882a593Smuzhiyun config_serdes_mux();
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (adjust_vdd(0))
265*4882a593Smuzhiyun printf("Warning: Adjusting core voltage failed.\n");
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
268*4882a593Smuzhiyun ppa_init();
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT
272*4882a593Smuzhiyun /*
273*4882a593Smuzhiyun * In case of Secure Boot, the IBR configures the SMMU
274*4882a593Smuzhiyun * to allow only Secure transactions.
275*4882a593Smuzhiyun * SMMU must be reset in bypass mode.
276*4882a593Smuzhiyun * Set the ClientPD bit and Clear the USFCFG Bit
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun u32 val;
279*4882a593Smuzhiyun val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
280*4882a593Smuzhiyun out_le32(SMMU_SCR0, val);
281*4882a593Smuzhiyun val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
282*4882a593Smuzhiyun out_le32(SMMU_NSCR0, val);
283*4882a593Smuzhiyun #endif
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #ifdef CONFIG_FSL_CAAM
286*4882a593Smuzhiyun sec_init();
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)293*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun u64 base[CONFIG_NR_DRAM_BANKS];
296*4882a593Smuzhiyun u64 size[CONFIG_NR_DRAM_BANKS];
297*4882a593Smuzhiyun u8 reg;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* fixup DT for the two DDR banks */
300*4882a593Smuzhiyun base[0] = gd->bd->bi_dram[0].start;
301*4882a593Smuzhiyun size[0] = gd->bd->bi_dram[0].size;
302*4882a593Smuzhiyun base[1] = gd->bd->bi_dram[1].start;
303*4882a593Smuzhiyun size[1] = gd->bd->bi_dram[1].size;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun fdt_fixup_memory_banks(blob, base, size, 2);
306*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
309*4882a593Smuzhiyun fdt_fixup_fman_ethernet(blob);
310*4882a593Smuzhiyun fdt_fixup_board_enet(blob);
311*4882a593Smuzhiyun #endif
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun reg = QIXIS_READ(brdcfg[0]);
314*4882a593Smuzhiyun reg = (reg & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* Disable IFC if QSPI is enabled */
317*4882a593Smuzhiyun if (reg == 0xF)
318*4882a593Smuzhiyun do_fixup_by_compat(blob, "fsl,ifc",
319*4882a593Smuzhiyun "status", "disabled", 8 + 1, 1);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun #endif
324*4882a593Smuzhiyun
flash_read8(void * addr)325*4882a593Smuzhiyun u8 flash_read8(void *addr)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun return __raw_readb(addr + 1);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
flash_write16(u16 val,void * addr)330*4882a593Smuzhiyun void flash_write16(u16 val, void *addr)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun __raw_writew(shftval, addr);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
flash_read16(void * addr)337*4882a593Smuzhiyun u16 flash_read16(void *addr)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun u16 val = __raw_readw(addr);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
342*4882a593Smuzhiyun }
343