xref: /OK3568_Linux_fs/u-boot/board/freescale/ls1046aqds/eth.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <netdev.h>
10*4882a593Smuzhiyun #include <fdt_support.h>
11*4882a593Smuzhiyun #include <fm_eth.h>
12*4882a593Smuzhiyun #include <fsl_mdio.h>
13*4882a593Smuzhiyun #include <fsl_dtsec.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "../common/qixis.h"
18*4882a593Smuzhiyun #include "../common/fman.h"
19*4882a593Smuzhiyun #include "ls1046aqds_qixis.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define EMI_NONE	0xFF
22*4882a593Smuzhiyun #define EMI1_RGMII1	0
23*4882a593Smuzhiyun #define EMI1_RGMII2	1
24*4882a593Smuzhiyun #define EMI1_SLOT1	2
25*4882a593Smuzhiyun #define EMI1_SLOT2	3
26*4882a593Smuzhiyun #define EMI1_SLOT4	4
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static int mdio_mux[NUM_FM_PORTS];
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static const char * const mdio_names[] = {
31*4882a593Smuzhiyun 	"LS1046AQDS_MDIO_RGMII1",
32*4882a593Smuzhiyun 	"LS1046AQDS_MDIO_RGMII2",
33*4882a593Smuzhiyun 	"LS1046AQDS_MDIO_SLOT1",
34*4882a593Smuzhiyun 	"LS1046AQDS_MDIO_SLOT2",
35*4882a593Smuzhiyun 	"LS1046AQDS_MDIO_SLOT4",
36*4882a593Smuzhiyun 	"NULL",
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* Map SerDes 1 & 2 lanes to default slot. */
40*4882a593Smuzhiyun static u8 lane_to_slot[] = {1, 1, 1, 1, 0, 4, 0 , 0};
41*4882a593Smuzhiyun 
ls1046aqds_mdio_name_for_muxval(u8 muxval)42*4882a593Smuzhiyun static const char *ls1046aqds_mdio_name_for_muxval(u8 muxval)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	return mdio_names[muxval];
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
mii_dev_for_muxval(u8 muxval)47*4882a593Smuzhiyun struct mii_dev *mii_dev_for_muxval(u8 muxval)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct mii_dev *bus;
50*4882a593Smuzhiyun 	const char *name;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	if (muxval > EMI1_SLOT4)
53*4882a593Smuzhiyun 		return NULL;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	name = ls1046aqds_mdio_name_for_muxval(muxval);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if (!name) {
58*4882a593Smuzhiyun 		printf("No bus for muxval %x\n", muxval);
59*4882a593Smuzhiyun 		return NULL;
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	bus = miiphy_get_dev_by_name(name);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (!bus) {
65*4882a593Smuzhiyun 		printf("No bus by name %s\n", name);
66*4882a593Smuzhiyun 		return NULL;
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return bus;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct ls1046aqds_mdio {
73*4882a593Smuzhiyun 	u8 muxval;
74*4882a593Smuzhiyun 	struct mii_dev *realbus;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
ls1046aqds_mux_mdio(u8 muxval)77*4882a593Smuzhiyun static void ls1046aqds_mux_mdio(u8 muxval)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	u8 brdcfg4;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (muxval < 7) {
82*4882a593Smuzhiyun 		brdcfg4 = QIXIS_READ(brdcfg[4]);
83*4882a593Smuzhiyun 		brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
84*4882a593Smuzhiyun 		brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
85*4882a593Smuzhiyun 		QIXIS_WRITE(brdcfg[4], brdcfg4);
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
ls1046aqds_mdio_read(struct mii_dev * bus,int addr,int devad,int regnum)89*4882a593Smuzhiyun static int ls1046aqds_mdio_read(struct mii_dev *bus, int addr, int devad,
90*4882a593Smuzhiyun 			      int regnum)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct ls1046aqds_mdio *priv = bus->priv;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	ls1046aqds_mux_mdio(priv->muxval);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return priv->realbus->read(priv->realbus, addr, devad, regnum);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
ls1046aqds_mdio_write(struct mii_dev * bus,int addr,int devad,int regnum,u16 value)99*4882a593Smuzhiyun static int ls1046aqds_mdio_write(struct mii_dev *bus, int addr, int devad,
100*4882a593Smuzhiyun 			       int regnum, u16 value)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct ls1046aqds_mdio *priv = bus->priv;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	ls1046aqds_mux_mdio(priv->muxval);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return priv->realbus->write(priv->realbus, addr, devad,
107*4882a593Smuzhiyun 				    regnum, value);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
ls1046aqds_mdio_reset(struct mii_dev * bus)110*4882a593Smuzhiyun static int ls1046aqds_mdio_reset(struct mii_dev *bus)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct ls1046aqds_mdio *priv = bus->priv;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return priv->realbus->reset(priv->realbus);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
ls1046aqds_mdio_init(char * realbusname,u8 muxval)117*4882a593Smuzhiyun static int ls1046aqds_mdio_init(char *realbusname, u8 muxval)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	struct ls1046aqds_mdio *pmdio;
120*4882a593Smuzhiyun 	struct mii_dev *bus = mdio_alloc();
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (!bus) {
123*4882a593Smuzhiyun 		printf("Failed to allocate ls1046aqds MDIO bus\n");
124*4882a593Smuzhiyun 		return -1;
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	pmdio = malloc(sizeof(*pmdio));
128*4882a593Smuzhiyun 	if (!pmdio) {
129*4882a593Smuzhiyun 		printf("Failed to allocate ls1046aqds private data\n");
130*4882a593Smuzhiyun 		free(bus);
131*4882a593Smuzhiyun 		return -1;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	bus->read = ls1046aqds_mdio_read;
135*4882a593Smuzhiyun 	bus->write = ls1046aqds_mdio_write;
136*4882a593Smuzhiyun 	bus->reset = ls1046aqds_mdio_reset;
137*4882a593Smuzhiyun 	sprintf(bus->name, ls1046aqds_mdio_name_for_muxval(muxval));
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	pmdio->realbus = miiphy_get_dev_by_name(realbusname);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (!pmdio->realbus) {
142*4882a593Smuzhiyun 		printf("No bus with name %s\n", realbusname);
143*4882a593Smuzhiyun 		free(bus);
144*4882a593Smuzhiyun 		free(pmdio);
145*4882a593Smuzhiyun 		return -1;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	pmdio->muxval = muxval;
149*4882a593Smuzhiyun 	bus->priv = pmdio;
150*4882a593Smuzhiyun 	return mdio_register(bus);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
board_ft_fman_fixup_port(void * fdt,char * compat,phys_addr_t addr,enum fm_port port,int offset)153*4882a593Smuzhiyun void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
154*4882a593Smuzhiyun 			      enum fm_port port, int offset)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	struct fixed_link f_link;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
159*4882a593Smuzhiyun 		switch (port) {
160*4882a593Smuzhiyun 		case FM1_DTSEC9:
161*4882a593Smuzhiyun 			fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p1");
162*4882a593Smuzhiyun 			break;
163*4882a593Smuzhiyun 		case FM1_DTSEC10:
164*4882a593Smuzhiyun 			fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p2");
165*4882a593Smuzhiyun 			break;
166*4882a593Smuzhiyun 		case FM1_DTSEC5:
167*4882a593Smuzhiyun 			fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p3");
168*4882a593Smuzhiyun 			break;
169*4882a593Smuzhiyun 		case FM1_DTSEC6:
170*4882a593Smuzhiyun 			fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p4");
171*4882a593Smuzhiyun 			break;
172*4882a593Smuzhiyun 		case FM1_DTSEC2:
173*4882a593Smuzhiyun 			fdt_set_phy_handle(fdt, compat, addr, "sgmii_s4_p1");
174*4882a593Smuzhiyun 			break;
175*4882a593Smuzhiyun 		default:
176*4882a593Smuzhiyun 			break;
177*4882a593Smuzhiyun 		}
178*4882a593Smuzhiyun 	} else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII_2500) {
179*4882a593Smuzhiyun 		/* 2.5G SGMII interface */
180*4882a593Smuzhiyun 		f_link.phy_id = cpu_to_fdt32(port);
181*4882a593Smuzhiyun 		f_link.duplex = cpu_to_fdt32(1);
182*4882a593Smuzhiyun 		f_link.link_speed = cpu_to_fdt32(1000);
183*4882a593Smuzhiyun 		f_link.pause = 0;
184*4882a593Smuzhiyun 		f_link.asym_pause = 0;
185*4882a593Smuzhiyun 		/* no PHY for 2.5G SGMII on QDS */
186*4882a593Smuzhiyun 		fdt_delprop(fdt, offset, "phy-handle");
187*4882a593Smuzhiyun 		fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
188*4882a593Smuzhiyun 		fdt_setprop_string(fdt, offset, "phy-connection-type",
189*4882a593Smuzhiyun 				   "sgmii-2500");
190*4882a593Smuzhiyun 	} else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_QSGMII) {
191*4882a593Smuzhiyun 		switch (port) {
192*4882a593Smuzhiyun 		case FM1_DTSEC1:
193*4882a593Smuzhiyun 			fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p4");
194*4882a593Smuzhiyun 			break;
195*4882a593Smuzhiyun 		case FM1_DTSEC5:
196*4882a593Smuzhiyun 			fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p2");
197*4882a593Smuzhiyun 			break;
198*4882a593Smuzhiyun 		case FM1_DTSEC6:
199*4882a593Smuzhiyun 			fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p1");
200*4882a593Smuzhiyun 			break;
201*4882a593Smuzhiyun 		case FM1_DTSEC10:
202*4882a593Smuzhiyun 			fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p3");
203*4882a593Smuzhiyun 			break;
204*4882a593Smuzhiyun 		default:
205*4882a593Smuzhiyun 			break;
206*4882a593Smuzhiyun 		}
207*4882a593Smuzhiyun 		fdt_delprop(fdt, offset, "phy-connection-type");
208*4882a593Smuzhiyun 		fdt_setprop_string(fdt, offset, "phy-connection-type",
209*4882a593Smuzhiyun 				   "qsgmii");
210*4882a593Smuzhiyun 	} else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII &&
211*4882a593Smuzhiyun 		   (port == FM1_10GEC1 || port == FM1_10GEC2)) {
212*4882a593Smuzhiyun 		/* XFI interface */
213*4882a593Smuzhiyun 		f_link.phy_id = cpu_to_fdt32(port);
214*4882a593Smuzhiyun 		f_link.duplex = cpu_to_fdt32(1);
215*4882a593Smuzhiyun 		f_link.link_speed = cpu_to_fdt32(10000);
216*4882a593Smuzhiyun 		f_link.pause = 0;
217*4882a593Smuzhiyun 		f_link.asym_pause = 0;
218*4882a593Smuzhiyun 		/* no PHY for XFI */
219*4882a593Smuzhiyun 		fdt_delprop(fdt, offset, "phy-handle");
220*4882a593Smuzhiyun 		fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
221*4882a593Smuzhiyun 		fdt_setprop_string(fdt, offset, "phy-connection-type", "xgmii");
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
fdt_fixup_board_enet(void * fdt)225*4882a593Smuzhiyun void fdt_fixup_board_enet(void *fdt)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	int i;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	for (i = FM1_DTSEC1; i < NUM_FM_PORTS; i++) {
230*4882a593Smuzhiyun 		switch (fm_info_get_enet_if(i)) {
231*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_SGMII:
232*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_QSGMII:
233*4882a593Smuzhiyun 			switch (mdio_mux[i]) {
234*4882a593Smuzhiyun 			case EMI1_SLOT1:
235*4882a593Smuzhiyun 				fdt_status_okay_by_alias(fdt, "emi1_slot1");
236*4882a593Smuzhiyun 				break;
237*4882a593Smuzhiyun 			case EMI1_SLOT2:
238*4882a593Smuzhiyun 				fdt_status_okay_by_alias(fdt, "emi1_slot2");
239*4882a593Smuzhiyun 				break;
240*4882a593Smuzhiyun 			case EMI1_SLOT4:
241*4882a593Smuzhiyun 				fdt_status_okay_by_alias(fdt, "emi1_slot4");
242*4882a593Smuzhiyun 				break;
243*4882a593Smuzhiyun 			default:
244*4882a593Smuzhiyun 				break;
245*4882a593Smuzhiyun 			}
246*4882a593Smuzhiyun 			break;
247*4882a593Smuzhiyun 		default:
248*4882a593Smuzhiyun 			break;
249*4882a593Smuzhiyun 		}
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)253*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
256*4882a593Smuzhiyun 	int i, idx, lane, slot, interface;
257*4882a593Smuzhiyun 	struct memac_mdio_info dtsec_mdio_info;
258*4882a593Smuzhiyun 	struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
259*4882a593Smuzhiyun 	u32 srds_s1, srds_s2;
260*4882a593Smuzhiyun 	u8 brdcfg12;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	srds_s1 = in_be32(&gur->rcwsr[4]) &
263*4882a593Smuzhiyun 			FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
264*4882a593Smuzhiyun 	srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	srds_s2 = in_be32(&gur->rcwsr[4]) &
267*4882a593Smuzhiyun 			FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_MASK;
268*4882a593Smuzhiyun 	srds_s2 >>= FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_SHIFT;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* Initialize the mdio_mux array so we can recognize empty elements */
271*4882a593Smuzhiyun 	for (i = 0; i < NUM_FM_PORTS; i++)
272*4882a593Smuzhiyun 		mdio_mux[i] = EMI_NONE;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	dtsec_mdio_info.regs =
275*4882a593Smuzhiyun 		(struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* Register the 1G MDIO bus */
280*4882a593Smuzhiyun 	fm_memac_mdio_init(bis, &dtsec_mdio_info);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* Register the muxing front-ends to the MDIO buses */
283*4882a593Smuzhiyun 	ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
284*4882a593Smuzhiyun 	ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
285*4882a593Smuzhiyun 	ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
286*4882a593Smuzhiyun 	ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
287*4882a593Smuzhiyun 	ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* Set the two on-board RGMII PHY address */
290*4882a593Smuzhiyun 	fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
291*4882a593Smuzhiyun 	fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	switch (srds_s1) {
294*4882a593Smuzhiyun 	case 0x3333:
295*4882a593Smuzhiyun 		/* SGMII on slot 1, MAC 9 */
296*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
297*4882a593Smuzhiyun 	case 0x1333:
298*4882a593Smuzhiyun 	case 0x2333:
299*4882a593Smuzhiyun 		/* SGMII on slot 1, MAC 10 */
300*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
301*4882a593Smuzhiyun 	case 0x1133:
302*4882a593Smuzhiyun 	case 0x2233:
303*4882a593Smuzhiyun 		/* SGMII on slot 1, MAC 5/6 */
304*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT3_PHY_ADDR);
305*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT4_PHY_ADDR);
306*4882a593Smuzhiyun 		break;
307*4882a593Smuzhiyun 	case 0x1040:
308*4882a593Smuzhiyun 	case 0x2040:
309*4882a593Smuzhiyun 		/* QSGMII on lane B, MAC 6/5/10/1 */
310*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC6,
311*4882a593Smuzhiyun 					QSGMII_CARD_PORT1_PHY_ADDR_S2);
312*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC5,
313*4882a593Smuzhiyun 					QSGMII_CARD_PORT2_PHY_ADDR_S2);
314*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC10,
315*4882a593Smuzhiyun 					QSGMII_CARD_PORT3_PHY_ADDR_S2);
316*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC1,
317*4882a593Smuzhiyun 					QSGMII_CARD_PORT4_PHY_ADDR_S2);
318*4882a593Smuzhiyun 		break;
319*4882a593Smuzhiyun 	case 0x3363:
320*4882a593Smuzhiyun 		/* SGMII on slot 1, MAC 9/10 */
321*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
322*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
323*4882a593Smuzhiyun 	case 0x1163:
324*4882a593Smuzhiyun 	case 0x2263:
325*4882a593Smuzhiyun 	case 0x2223:
326*4882a593Smuzhiyun 		/* SGMII on slot 1, MAC 6 */
327*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT4_PHY_ADDR);
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	default:
330*4882a593Smuzhiyun 		printf("Invalid SerDes protocol 0x%x for LS1046AQDS\n",
331*4882a593Smuzhiyun 		       srds_s1);
332*4882a593Smuzhiyun 		break;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (srds_s2 == 0x5a59 || srds_s2 == 0x5a06)
336*4882a593Smuzhiyun 		/* SGMII on slot 4, MAC 2 */
337*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
340*4882a593Smuzhiyun 		idx = i - FM1_DTSEC1;
341*4882a593Smuzhiyun 		interface = fm_info_get_enet_if(i);
342*4882a593Smuzhiyun 		switch (interface) {
343*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_SGMII:
344*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_QSGMII:
345*4882a593Smuzhiyun 			if (interface == PHY_INTERFACE_MODE_SGMII) {
346*4882a593Smuzhiyun 				if (i == FM1_DTSEC5) {
347*4882a593Smuzhiyun 					/* route lane 2 to slot1 so to have
348*4882a593Smuzhiyun 					 * one sgmii riser card supports
349*4882a593Smuzhiyun 					 * MAC5 and MAC6.
350*4882a593Smuzhiyun 					 */
351*4882a593Smuzhiyun 					brdcfg12 = QIXIS_READ(brdcfg[12]);
352*4882a593Smuzhiyun 					QIXIS_WRITE(brdcfg[12],
353*4882a593Smuzhiyun 						    brdcfg12 | 0x80);
354*4882a593Smuzhiyun 				}
355*4882a593Smuzhiyun 				lane = serdes_get_first_lane(FSL_SRDS_1,
356*4882a593Smuzhiyun 						SGMII_FM1_DTSEC1 + idx);
357*4882a593Smuzhiyun 			} else {
358*4882a593Smuzhiyun 				/* clear the bit 7 to route lane B on slot2. */
359*4882a593Smuzhiyun 				brdcfg12 = QIXIS_READ(brdcfg[12]);
360*4882a593Smuzhiyun 				QIXIS_WRITE(brdcfg[12], brdcfg12 & 0x7f);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 				lane = serdes_get_first_lane(FSL_SRDS_1,
363*4882a593Smuzhiyun 						QSGMII_FM1_A);
364*4882a593Smuzhiyun 				lane_to_slot[lane] = 2;
365*4882a593Smuzhiyun 			}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 			if (i == FM1_DTSEC2)
368*4882a593Smuzhiyun 				lane = 5;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 			if (lane < 0)
371*4882a593Smuzhiyun 				break;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 			slot = lane_to_slot[lane];
374*4882a593Smuzhiyun 			debug("FM1@DTSEC%u expects SGMII in slot %u\n",
375*4882a593Smuzhiyun 			      idx + 1, slot);
376*4882a593Smuzhiyun 			if (QIXIS_READ(present2) & (1 << (slot - 1)))
377*4882a593Smuzhiyun 				fm_disable_port(i);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 			switch (slot) {
380*4882a593Smuzhiyun 			case 1:
381*4882a593Smuzhiyun 				mdio_mux[i] = EMI1_SLOT1;
382*4882a593Smuzhiyun 				fm_info_set_mdio(i, mii_dev_for_muxval(
383*4882a593Smuzhiyun 						 mdio_mux[i]));
384*4882a593Smuzhiyun 				break;
385*4882a593Smuzhiyun 			case 2:
386*4882a593Smuzhiyun 				mdio_mux[i] = EMI1_SLOT2;
387*4882a593Smuzhiyun 				fm_info_set_mdio(i, mii_dev_for_muxval(
388*4882a593Smuzhiyun 						 mdio_mux[i]));
389*4882a593Smuzhiyun 				break;
390*4882a593Smuzhiyun 			case 4:
391*4882a593Smuzhiyun 				mdio_mux[i] = EMI1_SLOT4;
392*4882a593Smuzhiyun 				fm_info_set_mdio(i, mii_dev_for_muxval(
393*4882a593Smuzhiyun 						 mdio_mux[i]));
394*4882a593Smuzhiyun 				break;
395*4882a593Smuzhiyun 			default:
396*4882a593Smuzhiyun 				break;
397*4882a593Smuzhiyun 			}
398*4882a593Smuzhiyun 			break;
399*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_RGMII:
400*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_RGMII_TXID:
401*4882a593Smuzhiyun 			if (i == FM1_DTSEC3)
402*4882a593Smuzhiyun 				mdio_mux[i] = EMI1_RGMII1;
403*4882a593Smuzhiyun 			else if (i == FM1_DTSEC4)
404*4882a593Smuzhiyun 				mdio_mux[i] = EMI1_RGMII2;
405*4882a593Smuzhiyun 			fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
406*4882a593Smuzhiyun 			break;
407*4882a593Smuzhiyun 		default:
408*4882a593Smuzhiyun 			break;
409*4882a593Smuzhiyun 		}
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	cpu_eth_init(bis);
413*4882a593Smuzhiyun #endif /* CONFIG_FMAN_ENET */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return pci_eth_init(bis);
416*4882a593Smuzhiyun }
417