1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2015 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/clock.h>
11*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
12*4882a593Smuzhiyun #include <asm/arch/soc.h>
13*4882a593Smuzhiyun #include <fdt_support.h>
14*4882a593Smuzhiyun #include <hwconfig.h>
15*4882a593Smuzhiyun #include <ahci.h>
16*4882a593Smuzhiyun #include <mmc.h>
17*4882a593Smuzhiyun #include <scsi.h>
18*4882a593Smuzhiyun #include <fm_eth.h>
19*4882a593Smuzhiyun #include <fsl_esdhc.h>
20*4882a593Smuzhiyun #include <fsl_ifc.h>
21*4882a593Smuzhiyun #include <fsl_sec.h>
22*4882a593Smuzhiyun #include "cpld.h"
23*4882a593Smuzhiyun #ifdef CONFIG_U_QE
24*4882a593Smuzhiyun #include <fsl_qe.h>
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun #include <asm/arch/ppa.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun
board_early_init_f(void)30*4882a593Smuzhiyun int board_early_init_f(void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun fsl_lsch2_early_init_f();
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun return 0;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
38*4882a593Smuzhiyun
checkboard(void)39*4882a593Smuzhiyun int checkboard(void)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun static const char *freq[2] = {"100.00MHZ", "156.25MHZ"};
42*4882a593Smuzhiyun #ifndef CONFIG_SD_BOOT
43*4882a593Smuzhiyun u8 cfg_rcw_src1, cfg_rcw_src2;
44*4882a593Smuzhiyun u16 cfg_rcw_src;
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun u8 sd1refclk_sel;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun printf("Board: LS1043ARDB, boot from ");
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT
51*4882a593Smuzhiyun puts("SD\n");
52*4882a593Smuzhiyun #else
53*4882a593Smuzhiyun cfg_rcw_src1 = CPLD_READ(cfg_rcw_src1);
54*4882a593Smuzhiyun cfg_rcw_src2 = CPLD_READ(cfg_rcw_src2);
55*4882a593Smuzhiyun cpld_rev_bit(&cfg_rcw_src1);
56*4882a593Smuzhiyun cfg_rcw_src = cfg_rcw_src1;
57*4882a593Smuzhiyun cfg_rcw_src = (cfg_rcw_src << 1) | cfg_rcw_src2;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (cfg_rcw_src == 0x25)
60*4882a593Smuzhiyun printf("vBank %d\n", CPLD_READ(vbank));
61*4882a593Smuzhiyun else if (cfg_rcw_src == 0x106)
62*4882a593Smuzhiyun puts("NAND\n");
63*4882a593Smuzhiyun else
64*4882a593Smuzhiyun printf("Invalid setting of SW4\n");
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun printf("CPLD: V%x.%x\nPCBA: V%x.0\n", CPLD_READ(cpld_ver),
68*4882a593Smuzhiyun CPLD_READ(cpld_ver_sub), CPLD_READ(pcba_ver));
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun puts("SERDES Reference Clocks:\n");
71*4882a593Smuzhiyun sd1refclk_sel = CPLD_READ(sd1refclk_sel);
72*4882a593Smuzhiyun printf("SD1_CLK1 = %s, SD1_CLK2 = %s\n", freq[sd1refclk_sel], freq[0]);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
board_init(void)77*4882a593Smuzhiyun int board_init(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
82*4882a593Smuzhiyun erratum_a010315();
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #ifdef CONFIG_FSL_IFC
86*4882a593Smuzhiyun init_final_memctl_regs();
87*4882a593Smuzhiyun #endif
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #ifdef CONFIG_SECURE_BOOT
90*4882a593Smuzhiyun /* In case of Secure Boot, the IBR configures the SMMU
91*4882a593Smuzhiyun * to allow only Secure transactions.
92*4882a593Smuzhiyun * SMMU must be reset in bypass mode.
93*4882a593Smuzhiyun * Set the ClientPD bit and Clear the USFCFG Bit
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun u32 val;
96*4882a593Smuzhiyun val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
97*4882a593Smuzhiyun out_le32(SMMU_SCR0, val);
98*4882a593Smuzhiyun val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
99*4882a593Smuzhiyun out_le32(SMMU_NSCR0, val);
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #ifdef CONFIG_FSL_CAAM
103*4882a593Smuzhiyun sec_init();
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
107*4882a593Smuzhiyun ppa_init();
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #ifdef CONFIG_U_QE
111*4882a593Smuzhiyun u_qe_init();
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun /* invert AQR105 IRQ pins polarity */
114*4882a593Smuzhiyun out_be32(&scfg->intpcr, AQR105_IRQ_MASK);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
config_board_mux(void)119*4882a593Smuzhiyun int config_board_mux(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
122*4882a593Smuzhiyun u32 usb_pwrfault;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (hwconfig("qe-hdlc")) {
125*4882a593Smuzhiyun out_be32(&scfg->rcwpmuxcr0,
126*4882a593Smuzhiyun (in_be32(&scfg->rcwpmuxcr0) & ~0xff00) | 0x6600);
127*4882a593Smuzhiyun printf("Assign to qe-hdlc clk, rcwpmuxcr0=%x\n",
128*4882a593Smuzhiyun in_be32(&scfg->rcwpmuxcr0));
129*4882a593Smuzhiyun } else {
130*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB
131*4882a593Smuzhiyun out_be32(&scfg->rcwpmuxcr0, 0x3333);
132*4882a593Smuzhiyun out_be32(&scfg->usbdrvvbus_selcr, SCFG_USBDRVVBUS_SELCR_USB1);
133*4882a593Smuzhiyun usb_pwrfault = (SCFG_USBPWRFAULT_DEDICATED <<
134*4882a593Smuzhiyun SCFG_USBPWRFAULT_USB3_SHIFT) |
135*4882a593Smuzhiyun (SCFG_USBPWRFAULT_DEDICATED <<
136*4882a593Smuzhiyun SCFG_USBPWRFAULT_USB2_SHIFT) |
137*4882a593Smuzhiyun (SCFG_USBPWRFAULT_SHARED <<
138*4882a593Smuzhiyun SCFG_USBPWRFAULT_USB1_SHIFT);
139*4882a593Smuzhiyun out_be32(&scfg->usbpwrfault_selcr, usb_pwrfault);
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun return 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #if defined(CONFIG_MISC_INIT_R)
misc_init_r(void)146*4882a593Smuzhiyun int misc_init_r(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun config_board_mux();
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun
fdt_del_qe(void * blob)153*4882a593Smuzhiyun void fdt_del_qe(void *blob)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun int nodeoff = 0;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
158*4882a593Smuzhiyun "fsl,qe")) >= 0) {
159*4882a593Smuzhiyun fdt_del_node(blob, nodeoff);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)163*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun u64 base[CONFIG_NR_DRAM_BANKS];
166*4882a593Smuzhiyun u64 size[CONFIG_NR_DRAM_BANKS];
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* fixup DT for the two DDR banks */
169*4882a593Smuzhiyun base[0] = gd->bd->bi_dram[0].start;
170*4882a593Smuzhiyun size[0] = gd->bd->bi_dram[0].size;
171*4882a593Smuzhiyun base[1] = gd->bd->bi_dram[1].start;
172*4882a593Smuzhiyun size[1] = gd->bd->bi_dram[1].size;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun fdt_fixup_memory_banks(blob, base, size, 2);
175*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
178*4882a593Smuzhiyun fdt_fixup_fman_ethernet(blob);
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * qe-hdlc and usb multi-use the pins,
183*4882a593Smuzhiyun * when set hwconfig to qe-hdlc, delete usb node.
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun if (hwconfig("qe-hdlc"))
186*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB
187*4882a593Smuzhiyun fdt_del_node_and_alias(blob, "usb1");
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * qe just support qe-uart and qe-hdlc,
191*4882a593Smuzhiyun * if qe-uart and qe-hdlc are not set in hwconfig,
192*4882a593Smuzhiyun * delete qe node.
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun if (!hwconfig("qe-uart") && !hwconfig("qe-hdlc"))
195*4882a593Smuzhiyun fdt_del_qe(blob);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
flash_read8(void * addr)200*4882a593Smuzhiyun u8 flash_read8(void *addr)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun return __raw_readb(addr + 1);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
flash_write16(u16 val,void * addr)205*4882a593Smuzhiyun void flash_write16(u16 val, void *addr)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun __raw_writew(shftval, addr);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
flash_read16(void * addr)212*4882a593Smuzhiyun u16 flash_read16(void *addr)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u16 val = __raw_readw(addr);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #endif
220