xref: /OK3568_Linux_fs/u-boot/board/freescale/ls1043aqds/ls1043aqds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2015 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <fdt_support.h>
10*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
14*4882a593Smuzhiyun #include <asm/arch/ppa.h>
15*4882a593Smuzhiyun #include <asm/arch/fdt.h>
16*4882a593Smuzhiyun #include <asm/arch/mmu.h>
17*4882a593Smuzhiyun #include <asm/arch/soc.h>
18*4882a593Smuzhiyun #include <ahci.h>
19*4882a593Smuzhiyun #include <hwconfig.h>
20*4882a593Smuzhiyun #include <mmc.h>
21*4882a593Smuzhiyun #include <scsi.h>
22*4882a593Smuzhiyun #include <fm_eth.h>
23*4882a593Smuzhiyun #include <fsl_esdhc.h>
24*4882a593Smuzhiyun #include <fsl_ifc.h>
25*4882a593Smuzhiyun #include <spl.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "../common/qixis.h"
28*4882a593Smuzhiyun #include "ls1043aqds_qixis.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun enum {
33*4882a593Smuzhiyun 	MUX_TYPE_GPIO,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* LS1043AQDS serdes mux */
37*4882a593Smuzhiyun #define CFG_SD_MUX1_SLOT2	0x0 /* SLOT2 TX/RX0 */
38*4882a593Smuzhiyun #define CFG_SD_MUX1_SLOT1	0x1 /* SLOT1 TX/RX1 */
39*4882a593Smuzhiyun #define CFG_SD_MUX2_SLOT3	0x0 /* SLOT3 TX/RX0 */
40*4882a593Smuzhiyun #define CFG_SD_MUX2_SLOT1	0x1 /* SLOT1 TX/RX2 */
41*4882a593Smuzhiyun #define CFG_SD_MUX3_SLOT4	0x0 /* SLOT4 TX/RX0 */
42*4882a593Smuzhiyun #define CFG_SD_MUX3_MUX4	0x1 /* MUX4 */
43*4882a593Smuzhiyun #define CFG_SD_MUX4_SLOT3	0x0 /* SLOT3 TX/RX1 */
44*4882a593Smuzhiyun #define CFG_SD_MUX4_SLOT1	0x1 /* SLOT1 TX/RX3 */
45*4882a593Smuzhiyun #define CFG_UART_MUX_MASK	0x6
46*4882a593Smuzhiyun #define CFG_UART_MUX_SHIFT	1
47*4882a593Smuzhiyun #define CFG_LPUART_EN		0x1
48*4882a593Smuzhiyun 
checkboard(void)49*4882a593Smuzhiyun int checkboard(void)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	char buf[64];
52*4882a593Smuzhiyun #ifndef CONFIG_SD_BOOT
53*4882a593Smuzhiyun 	u8 sw;
54*4882a593Smuzhiyun #endif
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	puts("Board: LS1043AQDS, boot from ");
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT
59*4882a593Smuzhiyun 	puts("SD\n");
60*4882a593Smuzhiyun #else
61*4882a593Smuzhiyun 	sw = QIXIS_READ(brdcfg[0]);
62*4882a593Smuzhiyun 	sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (sw < 0x8)
65*4882a593Smuzhiyun 		printf("vBank: %d\n", sw);
66*4882a593Smuzhiyun 	else if (sw == 0x8)
67*4882a593Smuzhiyun 		puts("PromJet\n");
68*4882a593Smuzhiyun 	else if (sw == 0x9)
69*4882a593Smuzhiyun 		puts("NAND\n");
70*4882a593Smuzhiyun 	else if (sw == 0xF)
71*4882a593Smuzhiyun 		printf("QSPI\n");
72*4882a593Smuzhiyun 	else
73*4882a593Smuzhiyun 		printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	printf("Sys ID: 0x%02x, Sys Ver: 0x%02x\n",
77*4882a593Smuzhiyun 	       QIXIS_READ(id), QIXIS_READ(arch));
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	printf("FPGA:  v%d (%s), build %d\n",
80*4882a593Smuzhiyun 	       (int)QIXIS_READ(scver), qixis_read_tag(buf),
81*4882a593Smuzhiyun 	       (int)qixis_read_minor());
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
if_board_diff_clk(void)86*4882a593Smuzhiyun bool if_board_diff_clk(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	u8 diff_conf = QIXIS_READ(brdcfg[11]);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return diff_conf & 0x40;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
get_board_sys_clk(void)93*4882a593Smuzhiyun unsigned long get_board_sys_clk(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	switch (sysclk_conf & 0x0f) {
98*4882a593Smuzhiyun 	case QIXIS_SYSCLK_64:
99*4882a593Smuzhiyun 		return 64000000;
100*4882a593Smuzhiyun 	case QIXIS_SYSCLK_83:
101*4882a593Smuzhiyun 		return 83333333;
102*4882a593Smuzhiyun 	case QIXIS_SYSCLK_100:
103*4882a593Smuzhiyun 		return 100000000;
104*4882a593Smuzhiyun 	case QIXIS_SYSCLK_125:
105*4882a593Smuzhiyun 		return 125000000;
106*4882a593Smuzhiyun 	case QIXIS_SYSCLK_133:
107*4882a593Smuzhiyun 		return 133333333;
108*4882a593Smuzhiyun 	case QIXIS_SYSCLK_150:
109*4882a593Smuzhiyun 		return 150000000;
110*4882a593Smuzhiyun 	case QIXIS_SYSCLK_160:
111*4882a593Smuzhiyun 		return 160000000;
112*4882a593Smuzhiyun 	case QIXIS_SYSCLK_166:
113*4882a593Smuzhiyun 		return 166666666;
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return 66666666;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
get_board_ddr_clk(void)119*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (if_board_diff_clk())
124*4882a593Smuzhiyun 		return get_board_sys_clk();
125*4882a593Smuzhiyun 	switch ((ddrclk_conf & 0x30) >> 4) {
126*4882a593Smuzhiyun 	case QIXIS_DDRCLK_100:
127*4882a593Smuzhiyun 		return 100000000;
128*4882a593Smuzhiyun 	case QIXIS_DDRCLK_125:
129*4882a593Smuzhiyun 		return 125000000;
130*4882a593Smuzhiyun 	case QIXIS_DDRCLK_133:
131*4882a593Smuzhiyun 		return 133333333;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	return 66666666;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
select_i2c_ch_pca9547(u8 ch)137*4882a593Smuzhiyun int select_i2c_ch_pca9547(u8 ch)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	int ret;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
142*4882a593Smuzhiyun 	if (ret) {
143*4882a593Smuzhiyun 		puts("PCA: failed to select proper channel\n");
144*4882a593Smuzhiyun 		return ret;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
dram_init(void)150*4882a593Smuzhiyun int dram_init(void)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	/*
153*4882a593Smuzhiyun 	 * When resuming from deep sleep, the I2C channel may not be
154*4882a593Smuzhiyun 	 * in the default channel. So, switch to the default channel
155*4882a593Smuzhiyun 	 * before accessing DDR SPD.
156*4882a593Smuzhiyun 	 */
157*4882a593Smuzhiyun 	select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
158*4882a593Smuzhiyun 	fsl_initdram();
159*4882a593Smuzhiyun #if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
160*4882a593Smuzhiyun 	/* This will break-before-make MMU for DDR */
161*4882a593Smuzhiyun 	update_early_mmu_table();
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
i2c_multiplexer_select_vid_channel(u8 channel)167*4882a593Smuzhiyun int i2c_multiplexer_select_vid_channel(u8 channel)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	return select_i2c_ch_pca9547(channel);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
board_retimer_init(void)172*4882a593Smuzhiyun void board_retimer_init(void)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	u8 reg;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* Retimer is connected to I2C1_CH7_CH5 */
177*4882a593Smuzhiyun 	select_i2c_ch_pca9547(I2C_MUX_CH7);
178*4882a593Smuzhiyun 	reg = I2C_MUX_CH5;
179*4882a593Smuzhiyun 	i2c_write(I2C_MUX_PCA_ADDR_SEC, 0, 1, &reg, 1);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Access to Control/Shared register */
182*4882a593Smuzhiyun 	reg = 0x0;
183*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0xff, 1, &reg, 1);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Read device revision and ID */
186*4882a593Smuzhiyun 	i2c_read(I2C_RETIMER_ADDR, 1, 1, &reg, 1);
187*4882a593Smuzhiyun 	debug("Retimer version id = 0x%x\n", reg);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* Enable Broadcast. All writes target all channel register sets */
190*4882a593Smuzhiyun 	reg = 0x0c;
191*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0xff, 1, &reg, 1);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Reset Channel Registers */
194*4882a593Smuzhiyun 	i2c_read(I2C_RETIMER_ADDR, 0, 1, &reg, 1);
195*4882a593Smuzhiyun 	reg |= 0x4;
196*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0, 1, &reg, 1);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Enable override divider select and Enable Override Output Mux */
199*4882a593Smuzhiyun 	i2c_read(I2C_RETIMER_ADDR, 9, 1, &reg, 1);
200*4882a593Smuzhiyun 	reg |= 0x24;
201*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 9, 1, &reg, 1);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* Select VCO Divider to full rate (000) */
204*4882a593Smuzhiyun 	i2c_read(I2C_RETIMER_ADDR, 0x18, 1, &reg, 1);
205*4882a593Smuzhiyun 	reg &= 0x8f;
206*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0x18, 1, &reg, 1);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Selects active PFD MUX Input as Re-timed Data (001) */
209*4882a593Smuzhiyun 	i2c_read(I2C_RETIMER_ADDR, 0x1e, 1, &reg, 1);
210*4882a593Smuzhiyun 	reg &= 0x3f;
211*4882a593Smuzhiyun 	reg |= 0x20;
212*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0x1e, 1, &reg, 1);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* Set data rate as 10.3125 Gbps */
215*4882a593Smuzhiyun 	reg = 0x0;
216*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0x60, 1, &reg, 1);
217*4882a593Smuzhiyun 	reg = 0xb2;
218*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0x61, 1, &reg, 1);
219*4882a593Smuzhiyun 	reg = 0x90;
220*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0x62, 1, &reg, 1);
221*4882a593Smuzhiyun 	reg = 0xb3;
222*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0x63, 1, &reg, 1);
223*4882a593Smuzhiyun 	reg = 0xcd;
224*4882a593Smuzhiyun 	i2c_write(I2C_RETIMER_ADDR, 0x64, 1, &reg, 1);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Return the default channel */
227*4882a593Smuzhiyun 	select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
board_early_init_f(void)230*4882a593Smuzhiyun int board_early_init_f(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB
233*4882a593Smuzhiyun 	struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
234*4882a593Smuzhiyun 	u32 usb_pwrfault;
235*4882a593Smuzhiyun #endif
236*4882a593Smuzhiyun #ifdef CONFIG_LPUART
237*4882a593Smuzhiyun 	u8 uart;
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_EARLY_INIT
241*4882a593Smuzhiyun 	i2c_early_init_f();
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun 	fsl_lsch2_early_init_f();
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_XHCI_USB
246*4882a593Smuzhiyun 	out_be32(&scfg->rcwpmuxcr0, 0x3333);
247*4882a593Smuzhiyun 	out_be32(&scfg->usbdrvvbus_selcr, SCFG_USBDRVVBUS_SELCR_USB1);
248*4882a593Smuzhiyun 	usb_pwrfault =
249*4882a593Smuzhiyun 		(SCFG_USBPWRFAULT_DEDICATED << SCFG_USBPWRFAULT_USB3_SHIFT) |
250*4882a593Smuzhiyun 		(SCFG_USBPWRFAULT_DEDICATED << SCFG_USBPWRFAULT_USB2_SHIFT) |
251*4882a593Smuzhiyun 		(SCFG_USBPWRFAULT_SHARED << SCFG_USBPWRFAULT_USB1_SHIFT);
252*4882a593Smuzhiyun 	out_be32(&scfg->usbpwrfault_selcr, usb_pwrfault);
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #ifdef CONFIG_LPUART
256*4882a593Smuzhiyun 	/* We use lpuart0 as system console */
257*4882a593Smuzhiyun 	uart = QIXIS_READ(brdcfg[14]);
258*4882a593Smuzhiyun 	uart &= ~CFG_UART_MUX_MASK;
259*4882a593Smuzhiyun 	uart |= CFG_LPUART_EN << CFG_UART_MUX_SHIFT;
260*4882a593Smuzhiyun 	QIXIS_WRITE(brdcfg[14], uart);
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #ifdef CONFIG_FSL_DEEP_SLEEP
267*4882a593Smuzhiyun /* determine if it is a warm boot */
is_warm_boot(void)268*4882a593Smuzhiyun bool is_warm_boot(void)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun #define DCFG_CCSR_CRSTSR_WDRFR	(1 << 3)
271*4882a593Smuzhiyun 	struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (in_be32(&gur->crstsr) & DCFG_CCSR_CRSTSR_WDRFR)
274*4882a593Smuzhiyun 		return 1;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun 
config_board_mux(int ctrl_type)280*4882a593Smuzhiyun int config_board_mux(int ctrl_type)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	u8 reg14;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	reg14 = QIXIS_READ(brdcfg[14]);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	switch (ctrl_type) {
287*4882a593Smuzhiyun 	case MUX_TYPE_GPIO:
288*4882a593Smuzhiyun 		reg14 = (reg14 & (~0x30)) | 0x20;
289*4882a593Smuzhiyun 		break;
290*4882a593Smuzhiyun 	default:
291*4882a593Smuzhiyun 		puts("Unsupported mux interface type\n");
292*4882a593Smuzhiyun 		return -1;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	QIXIS_WRITE(brdcfg[14], reg14);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
config_serdes_mux(void)300*4882a593Smuzhiyun int config_serdes_mux(void)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)307*4882a593Smuzhiyun int misc_init_r(void)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	if (hwconfig("gpio"))
310*4882a593Smuzhiyun 		config_board_mux(MUX_TYPE_GPIO);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun 
board_init(void)316*4882a593Smuzhiyun int board_init(void)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
319*4882a593Smuzhiyun 	erratum_a010315();
320*4882a593Smuzhiyun #endif
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
323*4882a593Smuzhiyun 	board_retimer_init();
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_SERDES
326*4882a593Smuzhiyun 	config_serdes_mux();
327*4882a593Smuzhiyun #endif
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
330*4882a593Smuzhiyun 	ppa_init();
331*4882a593Smuzhiyun #endif
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)337*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	u64 base[CONFIG_NR_DRAM_BANKS];
340*4882a593Smuzhiyun 	u64 size[CONFIG_NR_DRAM_BANKS];
341*4882a593Smuzhiyun 	u8 reg;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* fixup DT for the two DDR banks */
344*4882a593Smuzhiyun 	base[0] = gd->bd->bi_dram[0].start;
345*4882a593Smuzhiyun 	size[0] = gd->bd->bi_dram[0].size;
346*4882a593Smuzhiyun 	base[1] = gd->bd->bi_dram[1].start;
347*4882a593Smuzhiyun 	size[1] = gd->bd->bi_dram[1].size;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	fdt_fixup_memory_banks(blob, base, size, 2);
350*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN
353*4882a593Smuzhiyun 	fdt_fixup_fman_ethernet(blob);
354*4882a593Smuzhiyun 	fdt_fixup_board_enet(blob);
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	reg = QIXIS_READ(brdcfg[0]);
358*4882a593Smuzhiyun 	reg = (reg & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* Disable IFC if QSPI is enabled */
361*4882a593Smuzhiyun 	if (reg == 0xF)
362*4882a593Smuzhiyun 		do_fixup_by_compat(blob, "fsl,ifc",
363*4882a593Smuzhiyun 				   "status", "disabled", 8 + 1, 1);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun #endif
368*4882a593Smuzhiyun 
flash_read8(void * addr)369*4882a593Smuzhiyun u8 flash_read8(void *addr)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	return __raw_readb(addr + 1);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
flash_write16(u16 val,void * addr)374*4882a593Smuzhiyun void flash_write16(u16 val, void *addr)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	__raw_writew(shftval, addr);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
flash_read16(void * addr)381*4882a593Smuzhiyun u16 flash_read16(void *addr)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	u16 val = __raw_readw(addr);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
386*4882a593Smuzhiyun }
387