1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/immap_ls102xa.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
13*4882a593Smuzhiyun #include <asm/arch/ls102xa_soc.h>
14*4882a593Smuzhiyun #include <asm/arch/ls102xa_devdis.h>
15*4882a593Smuzhiyun #include <asm/arch/ls102xa_sata.h>
16*4882a593Smuzhiyun #include <hwconfig.h>
17*4882a593Smuzhiyun #include <mmc.h>
18*4882a593Smuzhiyun #include <fsl_csu.h>
19*4882a593Smuzhiyun #include <fsl_esdhc.h>
20*4882a593Smuzhiyun #include <fsl_ifc.h>
21*4882a593Smuzhiyun #include <fsl_sec.h>
22*4882a593Smuzhiyun #include <spl.h>
23*4882a593Smuzhiyun #include <fsl_devdis.h>
24*4882a593Smuzhiyun #include <fsl_validate.h>
25*4882a593Smuzhiyun #include <fsl_ddr.h>
26*4882a593Smuzhiyun #include "../common/sleep.h"
27*4882a593Smuzhiyun #include "../common/qixis.h"
28*4882a593Smuzhiyun #include "ls1021aqds_qixis.h"
29*4882a593Smuzhiyun #ifdef CONFIG_U_QE
30*4882a593Smuzhiyun #include <fsl_qe.h>
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define PIN_MUX_SEL_CAN 0x03
34*4882a593Smuzhiyun #define PIN_MUX_SEL_IIC2 0xa0
35*4882a593Smuzhiyun #define PIN_MUX_SEL_RGMII 0x00
36*4882a593Smuzhiyun #define PIN_MUX_SEL_SAI 0x0c
37*4882a593Smuzhiyun #define PIN_MUX_SEL_SDHC 0x00
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0x0f) | value)
40*4882a593Smuzhiyun #define SET_EC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
41*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun enum {
44*4882a593Smuzhiyun MUX_TYPE_CAN,
45*4882a593Smuzhiyun MUX_TYPE_IIC2,
46*4882a593Smuzhiyun MUX_TYPE_RGMII,
47*4882a593Smuzhiyun MUX_TYPE_SAI,
48*4882a593Smuzhiyun MUX_TYPE_SDHC,
49*4882a593Smuzhiyun MUX_TYPE_SD_PCI4,
50*4882a593Smuzhiyun MUX_TYPE_SD_PC_SA_SG_SG,
51*4882a593Smuzhiyun MUX_TYPE_SD_PC_SA_PC_SG,
52*4882a593Smuzhiyun MUX_TYPE_SD_PC_SG_SG,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun enum {
56*4882a593Smuzhiyun GE0_CLK125,
57*4882a593Smuzhiyun GE2_CLK125,
58*4882a593Smuzhiyun GE1_CLK125,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
checkboard(void)61*4882a593Smuzhiyun int checkboard(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
64*4882a593Smuzhiyun char buf[64];
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_QSPI_BOOT)
67*4882a593Smuzhiyun u8 sw;
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun puts("Board: LS1021AQDS\n");
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #ifdef CONFIG_SD_BOOT
73*4882a593Smuzhiyun puts("SD\n");
74*4882a593Smuzhiyun #elif CONFIG_QSPI_BOOT
75*4882a593Smuzhiyun puts("QSPI\n");
76*4882a593Smuzhiyun #else
77*4882a593Smuzhiyun sw = QIXIS_READ(brdcfg[0]);
78*4882a593Smuzhiyun sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (sw < 0x8)
81*4882a593Smuzhiyun printf("vBank: %d\n", sw);
82*4882a593Smuzhiyun else if (sw == 0x8)
83*4882a593Smuzhiyun puts("PromJet\n");
84*4882a593Smuzhiyun else if (sw == 0x9)
85*4882a593Smuzhiyun puts("NAND\n");
86*4882a593Smuzhiyun else if (sw == 0x15)
87*4882a593Smuzhiyun printf("IFCCard\n");
88*4882a593Smuzhiyun else
89*4882a593Smuzhiyun printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
93*4882a593Smuzhiyun printf("Sys ID:0x%02x, Sys Ver: 0x%02x\n",
94*4882a593Smuzhiyun QIXIS_READ(id), QIXIS_READ(arch));
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun printf("FPGA: v%d (%s), build %d\n",
97*4882a593Smuzhiyun (int)QIXIS_READ(scver), qixis_read_tag(buf),
98*4882a593Smuzhiyun (int)qixis_read_minor());
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
get_board_sys_clk(void)104*4882a593Smuzhiyun unsigned long get_board_sys_clk(void)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun switch (sysclk_conf & 0x0f) {
109*4882a593Smuzhiyun case QIXIS_SYSCLK_64:
110*4882a593Smuzhiyun return 64000000;
111*4882a593Smuzhiyun case QIXIS_SYSCLK_83:
112*4882a593Smuzhiyun return 83333333;
113*4882a593Smuzhiyun case QIXIS_SYSCLK_100:
114*4882a593Smuzhiyun return 100000000;
115*4882a593Smuzhiyun case QIXIS_SYSCLK_125:
116*4882a593Smuzhiyun return 125000000;
117*4882a593Smuzhiyun case QIXIS_SYSCLK_133:
118*4882a593Smuzhiyun return 133333333;
119*4882a593Smuzhiyun case QIXIS_SYSCLK_150:
120*4882a593Smuzhiyun return 150000000;
121*4882a593Smuzhiyun case QIXIS_SYSCLK_160:
122*4882a593Smuzhiyun return 160000000;
123*4882a593Smuzhiyun case QIXIS_SYSCLK_166:
124*4882a593Smuzhiyun return 166666666;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun return 66666666;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
get_board_ddr_clk(void)129*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun switch ((ddrclk_conf & 0x30) >> 4) {
134*4882a593Smuzhiyun case QIXIS_DDRCLK_100:
135*4882a593Smuzhiyun return 100000000;
136*4882a593Smuzhiyun case QIXIS_DDRCLK_125:
137*4882a593Smuzhiyun return 125000000;
138*4882a593Smuzhiyun case QIXIS_DDRCLK_133:
139*4882a593Smuzhiyun return 133333333;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun return 66666666;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
select_i2c_ch_pca9547(u8 ch)144*4882a593Smuzhiyun int select_i2c_ch_pca9547(u8 ch)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int ret;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
149*4882a593Smuzhiyun if (ret) {
150*4882a593Smuzhiyun puts("PCA: failed to select proper channel\n");
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
dram_init(void)157*4882a593Smuzhiyun int dram_init(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * When resuming from deep sleep, the I2C channel may not be
161*4882a593Smuzhiyun * in the default channel. So, switch to the default channel
162*4882a593Smuzhiyun * before accessing DDR SPD.
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
165*4882a593Smuzhiyun return fsl_initdram();
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
169*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[1] = {
170*4882a593Smuzhiyun {CONFIG_SYS_FSL_ESDHC_ADDR},
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)173*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun
board_early_init_f(void)181*4882a593Smuzhiyun int board_early_init_f(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET
186*4882a593Smuzhiyun /* clear BD & FR bits for BE BD's and frame data */
187*4882a593Smuzhiyun clrbits_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #ifdef CONFIG_FSL_IFC
191*4882a593Smuzhiyun init_early_memctl_regs();
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun arch_soc_init();
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
197*4882a593Smuzhiyun if (is_warm_boot())
198*4882a593Smuzhiyun fsl_dp_disable_console();
199*4882a593Smuzhiyun #endif
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
board_init_f(ulong dummy)205*4882a593Smuzhiyun void board_init_f(ulong dummy)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
208*4882a593Smuzhiyun unsigned int major;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #ifdef CONFIG_NAND_BOOT
211*4882a593Smuzhiyun struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
212*4882a593Smuzhiyun u32 porsr1, pinctl;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * There is LS1 SoC issue where NOR, FPGA are inaccessible during
216*4882a593Smuzhiyun * NAND boot because IFC signals > IFC_AD7 are not enabled.
217*4882a593Smuzhiyun * This workaround changes RCW source to make all signals enabled.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun porsr1 = in_be32(&gur->porsr1);
220*4882a593Smuzhiyun pinctl = ((porsr1 & ~(DCFG_CCSR_PORSR1_RCW_MASK)) |
221*4882a593Smuzhiyun DCFG_CCSR_PORSR1_RCW_SRC_I2C);
222*4882a593Smuzhiyun out_be32((unsigned int *)(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_PORCR1),
223*4882a593Smuzhiyun pinctl);
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Clear the BSS */
227*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #ifdef CONFIG_FSL_IFC
230*4882a593Smuzhiyun init_early_memctl_regs();
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun get_clocks();
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
236*4882a593Smuzhiyun if (is_warm_boot())
237*4882a593Smuzhiyun fsl_dp_disable_console();
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun preloader_console_init();
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #ifdef CONFIG_SPL_I2C_SUPPORT
243*4882a593Smuzhiyun i2c_init_all();
244*4882a593Smuzhiyun #endif
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun major = get_soc_major_rev();
247*4882a593Smuzhiyun if (major == SOC_MAJOR_VER_1_0)
248*4882a593Smuzhiyun out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun dram_init();
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Allow OCRAM access permission as R/W */
253*4882a593Smuzhiyun #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
254*4882a593Smuzhiyun enable_layerscape_ns_access();
255*4882a593Smuzhiyun #endif
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun board_init_r(NULL, 0);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun #endif
260*4882a593Smuzhiyun
config_etseccm_source(int etsec_gtx_125_mux)261*4882a593Smuzhiyun void config_etseccm_source(int etsec_gtx_125_mux)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun switch (etsec_gtx_125_mux) {
266*4882a593Smuzhiyun case GE0_CLK125:
267*4882a593Smuzhiyun out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE0_CLK125);
268*4882a593Smuzhiyun debug("etseccm set to GE0_CLK125\n");
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun case GE2_CLK125:
272*4882a593Smuzhiyun out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
273*4882a593Smuzhiyun debug("etseccm set to GE2_CLK125\n");
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun case GE1_CLK125:
277*4882a593Smuzhiyun out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE1_CLK125);
278*4882a593Smuzhiyun debug("etseccm set to GE1_CLK125\n");
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun default:
282*4882a593Smuzhiyun printf("Error! trying to set etseccm to invalid value\n");
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
config_board_mux(int ctrl_type)287*4882a593Smuzhiyun int config_board_mux(int ctrl_type)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun u8 reg12, reg14;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun reg12 = QIXIS_READ(brdcfg[12]);
292*4882a593Smuzhiyun reg14 = QIXIS_READ(brdcfg[14]);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun switch (ctrl_type) {
295*4882a593Smuzhiyun case MUX_TYPE_CAN:
296*4882a593Smuzhiyun config_etseccm_source(GE2_CLK125);
297*4882a593Smuzhiyun reg14 = SET_EC_MUX_SEL(reg14, PIN_MUX_SEL_CAN);
298*4882a593Smuzhiyun break;
299*4882a593Smuzhiyun case MUX_TYPE_IIC2:
300*4882a593Smuzhiyun reg14 = SET_SDHC_MUX_SEL(reg14, PIN_MUX_SEL_IIC2);
301*4882a593Smuzhiyun break;
302*4882a593Smuzhiyun case MUX_TYPE_RGMII:
303*4882a593Smuzhiyun reg14 = SET_EC_MUX_SEL(reg14, PIN_MUX_SEL_RGMII);
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun case MUX_TYPE_SAI:
306*4882a593Smuzhiyun config_etseccm_source(GE2_CLK125);
307*4882a593Smuzhiyun reg14 = SET_EC_MUX_SEL(reg14, PIN_MUX_SEL_SAI);
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun case MUX_TYPE_SDHC:
310*4882a593Smuzhiyun reg14 = SET_SDHC_MUX_SEL(reg14, PIN_MUX_SEL_SDHC);
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun case MUX_TYPE_SD_PCI4:
313*4882a593Smuzhiyun reg12 = 0x38;
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun case MUX_TYPE_SD_PC_SA_SG_SG:
316*4882a593Smuzhiyun reg12 = 0x01;
317*4882a593Smuzhiyun break;
318*4882a593Smuzhiyun case MUX_TYPE_SD_PC_SA_PC_SG:
319*4882a593Smuzhiyun reg12 = 0x01;
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun case MUX_TYPE_SD_PC_SG_SG:
322*4882a593Smuzhiyun reg12 = 0x21;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun default:
325*4882a593Smuzhiyun printf("Wrong mux interface type\n");
326*4882a593Smuzhiyun return -1;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[12], reg12);
330*4882a593Smuzhiyun QIXIS_WRITE(brdcfg[14], reg14);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
config_serdes_mux(void)335*4882a593Smuzhiyun int config_serdes_mux(void)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct ccsr_gur *gur = (struct ccsr_gur *)CONFIG_SYS_FSL_GUTS_ADDR;
338*4882a593Smuzhiyun u32 cfg;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun cfg = in_be32(&gur->rcwsr[4]) & RCWSR4_SRDS1_PRTCL_MASK;
341*4882a593Smuzhiyun cfg >>= RCWSR4_SRDS1_PRTCL_SHIFT;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun switch (cfg) {
344*4882a593Smuzhiyun case 0x0:
345*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SD_PCI4);
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case 0x30:
348*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SD_PC_SA_SG_SG);
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun case 0x60:
351*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SD_PC_SG_SG);
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun case 0x70:
354*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SD_PC_SA_PC_SG);
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun default:
357*4882a593Smuzhiyun printf("SRDS1 prtcl:0x%x\n", cfg);
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)365*4882a593Smuzhiyun int board_late_init(void)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun #ifdef CONFIG_SCSI_AHCI_PLAT
368*4882a593Smuzhiyun ls1021a_sata_init();
369*4882a593Smuzhiyun #endif
370*4882a593Smuzhiyun #ifdef CONFIG_CHAIN_OF_TRUST
371*4882a593Smuzhiyun fsl_setenv_chain_of_trust();
372*4882a593Smuzhiyun #endif
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun #endif
377*4882a593Smuzhiyun
misc_init_r(void)378*4882a593Smuzhiyun int misc_init_r(void)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun int conflict_flag;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* some signals can not enable simultaneous*/
383*4882a593Smuzhiyun conflict_flag = 0;
384*4882a593Smuzhiyun if (hwconfig("sdhc"))
385*4882a593Smuzhiyun conflict_flag++;
386*4882a593Smuzhiyun if (hwconfig("iic2"))
387*4882a593Smuzhiyun conflict_flag++;
388*4882a593Smuzhiyun if (conflict_flag > 1) {
389*4882a593Smuzhiyun printf("WARNING: pin conflict !\n");
390*4882a593Smuzhiyun return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun conflict_flag = 0;
394*4882a593Smuzhiyun if (hwconfig("rgmii"))
395*4882a593Smuzhiyun conflict_flag++;
396*4882a593Smuzhiyun if (hwconfig("can"))
397*4882a593Smuzhiyun conflict_flag++;
398*4882a593Smuzhiyun if (hwconfig("sai"))
399*4882a593Smuzhiyun conflict_flag++;
400*4882a593Smuzhiyun if (conflict_flag > 1) {
401*4882a593Smuzhiyun printf("WARNING: pin conflict !\n");
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (hwconfig("can"))
406*4882a593Smuzhiyun config_board_mux(MUX_TYPE_CAN);
407*4882a593Smuzhiyun else if (hwconfig("rgmii"))
408*4882a593Smuzhiyun config_board_mux(MUX_TYPE_RGMII);
409*4882a593Smuzhiyun else if (hwconfig("sai"))
410*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SAI);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (hwconfig("iic2"))
413*4882a593Smuzhiyun config_board_mux(MUX_TYPE_IIC2);
414*4882a593Smuzhiyun else if (hwconfig("sdhc"))
415*4882a593Smuzhiyun config_board_mux(MUX_TYPE_SDHC);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun #ifdef CONFIG_FSL_DEVICE_DISABLE
418*4882a593Smuzhiyun device_disable(devdis_tbl, ARRAY_SIZE(devdis_tbl));
419*4882a593Smuzhiyun #endif
420*4882a593Smuzhiyun #ifdef CONFIG_FSL_CAAM
421*4882a593Smuzhiyun return sec_init();
422*4882a593Smuzhiyun #endif
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
board_init(void)426*4882a593Smuzhiyun int board_init(void)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
429*4882a593Smuzhiyun unsigned int major;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
432*4882a593Smuzhiyun erratum_a010315();
433*4882a593Smuzhiyun #endif
434*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
435*4882a593Smuzhiyun erratum_a009942_check_cpo();
436*4882a593Smuzhiyun #endif
437*4882a593Smuzhiyun major = get_soc_major_rev();
438*4882a593Smuzhiyun if (major == SOC_MAJOR_VER_1_0) {
439*4882a593Smuzhiyun /* Set CCI-400 control override register to
440*4882a593Smuzhiyun * enable barrier transaction */
441*4882a593Smuzhiyun out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_NO_SERDES
447*4882a593Smuzhiyun fsl_serdes_init();
448*4882a593Smuzhiyun config_serdes_mux();
449*4882a593Smuzhiyun #endif
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun ls102xa_smmu_stream_id_init();
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun #ifdef CONFIG_U_QE
454*4882a593Smuzhiyun u_qe_init();
455*4882a593Smuzhiyun #endif
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
board_sleep_prepare(void)461*4882a593Smuzhiyun void board_sleep_prepare(void)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct ccsr_cci400 __iomem *cci = (void *)CONFIG_SYS_CCI400_ADDR;
464*4882a593Smuzhiyun unsigned int major;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun major = get_soc_major_rev();
467*4882a593Smuzhiyun if (major == SOC_MAJOR_VER_1_0) {
468*4882a593Smuzhiyun /* Set CCI-400 control override register to
469*4882a593Smuzhiyun * enable barrier transaction */
470*4882a593Smuzhiyun out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
475*4882a593Smuzhiyun enable_layerscape_ns_access();
476*4882a593Smuzhiyun #endif
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun #endif
479*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)480*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun #ifdef CONFIG_PCI
485*4882a593Smuzhiyun ft_pci_setup(blob, bd);
486*4882a593Smuzhiyun #endif
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
flash_read8(void * addr)491*4882a593Smuzhiyun u8 flash_read8(void *addr)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun return __raw_readb(addr + 1);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
flash_write16(u16 val,void * addr)496*4882a593Smuzhiyun void flash_write16(u16 val, void *addr)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun __raw_writew(shftval, addr);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
flash_read16(void * addr)503*4882a593Smuzhiyun u16 flash_read16(void *addr)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun u16 val = __raw_readw(addr);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
508*4882a593Smuzhiyun }
509