1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __DDR_H__ 8*4882a593Smuzhiyun #define __DDR_H__ 9*4882a593Smuzhiyun struct board_specific_parameters { 10*4882a593Smuzhiyun u32 n_ranks; 11*4882a593Smuzhiyun u32 datarate_mhz_high; 12*4882a593Smuzhiyun u32 rank_gb; 13*4882a593Smuzhiyun u32 clk_adjust; 14*4882a593Smuzhiyun u32 wrlvl_start; 15*4882a593Smuzhiyun u32 wrlvl_ctl_2; 16*4882a593Smuzhiyun u32 wrlvl_ctl_3; 17*4882a593Smuzhiyun u32 cpo_override; 18*4882a593Smuzhiyun u32 write_data_delay; 19*4882a593Smuzhiyun u32 force_2t; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* 23*4882a593Smuzhiyun * These tables contain all valid speeds we want to override with board 24*4882a593Smuzhiyun * specific parameters. datarate_mhz_high values need to be in ascending order 25*4882a593Smuzhiyun * for each n_ranks group. 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun static const struct board_specific_parameters udimm0[] = { 28*4882a593Smuzhiyun /* 29*4882a593Smuzhiyun * memory controller 0 30*4882a593Smuzhiyun * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T 31*4882a593Smuzhiyun * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay | 32*4882a593Smuzhiyun */ 33*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4 34*4882a593Smuzhiyun {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,}, 35*4882a593Smuzhiyun {2, 1900, 0, 8, 6, 0x08080A0C, 0x0D0E0F0A,}, 36*4882a593Smuzhiyun {1, 1666, 0, 8, 8, 0x090A0B0B, 0x0C0D0E0C,}, 37*4882a593Smuzhiyun {1, 1900, 0, 8, 9, 0x0A0B0C0B, 0x0D0E0F0D,}, 38*4882a593Smuzhiyun {1, 2200, 0, 8, 10, 0x0B0C0D0C, 0x0E0F110E,}, 39*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3) 40*4882a593Smuzhiyun {1, 833, 1, 12, 8, 0x06060607, 0x08080807, 0x1f, 2, 0}, 41*4882a593Smuzhiyun {1, 1350, 1, 12, 8, 0x0708080A, 0x0A0B0C09, 0x1f, 2, 0}, 42*4882a593Smuzhiyun {1, 833, 2, 12, 8, 0x06060607, 0x08080807, 0x1f, 2, 0}, 43*4882a593Smuzhiyun {1, 1350, 2, 12, 8, 0x0708080A, 0x0A0B0C09, 0x1f, 2, 0}, 44*4882a593Smuzhiyun {2, 833, 4, 12, 8, 0x06060607, 0x08080807, 0x1f, 2, 0}, 45*4882a593Smuzhiyun {2, 1350, 4, 12, 8, 0x0708080A, 0x0A0B0C09, 0x1f, 2, 0}, 46*4882a593Smuzhiyun {2, 1350, 0, 12, 8, 0x0708080A, 0x0A0B0C09, 0x1f, 2, 0}, 47*4882a593Smuzhiyun {2, 1666, 4, 8, 0xa, 0x0B08090C, 0x0B0E0D0A, 0x1f, 2, 0}, 48*4882a593Smuzhiyun {2, 1666, 0, 8, 0xa, 0x0B08090C, 0x0B0E0D0A, 0x1f, 2, 0}, 49*4882a593Smuzhiyun #else 50*4882a593Smuzhiyun #error DDR type not defined 51*4882a593Smuzhiyun #endif 52*4882a593Smuzhiyun {} 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun static const struct board_specific_parameters *udimms[] = { 56*4882a593Smuzhiyun udimm0, 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #endif 60