xref: /OK3568_Linux_fs/u-boot/board/freescale/ls1021aqds/ddr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
9*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include "ddr.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
15*4882a593Smuzhiyun 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)16*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
17*4882a593Smuzhiyun 			   dimm_params_t *pdimm,
18*4882a593Smuzhiyun 			   unsigned int ctrl_num)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
21*4882a593Smuzhiyun 	ulong ddr_freq;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	if (ctrl_num > 3) {
24*4882a593Smuzhiyun 		printf("Not supported controller number %d\n", ctrl_num);
25*4882a593Smuzhiyun 		return;
26*4882a593Smuzhiyun 	}
27*4882a593Smuzhiyun 	if (!pdimm->n_ranks)
28*4882a593Smuzhiyun 		return;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	pbsp = udimms[0];
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	/* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
33*4882a593Smuzhiyun 	 * freqency and n_banks specified in board_specific_parameters table.
34*4882a593Smuzhiyun 	 */
35*4882a593Smuzhiyun 	ddr_freq = get_ddr_freq(0) / 1000000;
36*4882a593Smuzhiyun 	while (pbsp->datarate_mhz_high) {
37*4882a593Smuzhiyun 		if (pbsp->n_ranks == pdimm->n_ranks) {
38*4882a593Smuzhiyun 			if (ddr_freq <= pbsp->datarate_mhz_high) {
39*4882a593Smuzhiyun 				popts->clk_adjust = pbsp->clk_adjust;
40*4882a593Smuzhiyun 				popts->wrlvl_start = pbsp->wrlvl_start;
41*4882a593Smuzhiyun 				popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
42*4882a593Smuzhiyun 				popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
43*4882a593Smuzhiyun 				popts->cpo_override = pbsp->cpo_override;
44*4882a593Smuzhiyun 				popts->write_data_delay =
45*4882a593Smuzhiyun 					pbsp->write_data_delay;
46*4882a593Smuzhiyun 				goto found;
47*4882a593Smuzhiyun 			}
48*4882a593Smuzhiyun 			pbsp_highest = pbsp;
49*4882a593Smuzhiyun 		}
50*4882a593Smuzhiyun 		pbsp++;
51*4882a593Smuzhiyun 	}
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	if (pbsp_highest) {
54*4882a593Smuzhiyun 		printf("Error: board specific timing not found for %lu MT/s\n",
55*4882a593Smuzhiyun 		       ddr_freq);
56*4882a593Smuzhiyun 		printf("Trying to use the highest speed (%u) parameters\n",
57*4882a593Smuzhiyun 		       pbsp_highest->datarate_mhz_high);
58*4882a593Smuzhiyun 		popts->clk_adjust = pbsp_highest->clk_adjust;
59*4882a593Smuzhiyun 		popts->wrlvl_start = pbsp_highest->wrlvl_start;
60*4882a593Smuzhiyun 		popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
61*4882a593Smuzhiyun 		popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
62*4882a593Smuzhiyun 	} else {
63*4882a593Smuzhiyun 		panic("DIMM is not supported by this board");
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun found:
66*4882a593Smuzhiyun 	debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
67*4882a593Smuzhiyun 	      pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* force DDR bus width to 32 bits */
70*4882a593Smuzhiyun 	popts->data_bus_width = 1;
71*4882a593Smuzhiyun 	popts->otf_burst_chop_en = 0;
72*4882a593Smuzhiyun 	popts->burst_length = DDR_BL8;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/*
75*4882a593Smuzhiyun 	 * Factors to consider for half-strength driver enable:
76*4882a593Smuzhiyun 	 *	- number of DIMMs installed
77*4882a593Smuzhiyun 	 */
78*4882a593Smuzhiyun 	popts->half_strength_driver_enable = 1;
79*4882a593Smuzhiyun 	/*
80*4882a593Smuzhiyun 	 * Write leveling override
81*4882a593Smuzhiyun 	 */
82*4882a593Smuzhiyun 	popts->wrlvl_override = 1;
83*4882a593Smuzhiyun 	popts->wrlvl_sample = 0xf;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/*
86*4882a593Smuzhiyun 	 * Rtt and Rtt_WR override
87*4882a593Smuzhiyun 	 */
88*4882a593Smuzhiyun 	popts->rtt_override = 0;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Enable ZQ calibration */
91*4882a593Smuzhiyun 	popts->zq_en = 1;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
94*4882a593Smuzhiyun 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
95*4882a593Smuzhiyun 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
96*4882a593Smuzhiyun 			  DDR_CDR2_VREF_OVRD(70);	/* Vref = 70% */
97*4882a593Smuzhiyun #else
98*4882a593Smuzhiyun 	popts->cswl_override = DDR_CSWL_CS0;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* optimize cpo for erratum A-009942 */
101*4882a593Smuzhiyun 	popts->cpo_sample = 0x58;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* DHC_EN =1, ODT = 75 Ohm */
104*4882a593Smuzhiyun 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
105*4882a593Smuzhiyun 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_RAW_TIMING
110*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
111*4882a593Smuzhiyun 	.n_ranks = 1,
112*4882a593Smuzhiyun 	.rank_density = 1073741824u,
113*4882a593Smuzhiyun 	.capacity = 1073741824u,
114*4882a593Smuzhiyun 	.primary_sdram_width = 32,
115*4882a593Smuzhiyun 	.ec_sdram_width = 0,
116*4882a593Smuzhiyun 	.registered_dimm = 0,
117*4882a593Smuzhiyun 	.mirrored_dimm = 0,
118*4882a593Smuzhiyun 	.n_row_addr = 15,
119*4882a593Smuzhiyun 	.n_col_addr = 10,
120*4882a593Smuzhiyun 	.n_banks_per_sdram_device = 8,
121*4882a593Smuzhiyun 	.edc_config = 0,
122*4882a593Smuzhiyun 	.burst_lengths_bitmask = 0x0c,
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	.tckmin_x_ps = 1071,
125*4882a593Smuzhiyun 	.caslat_x = 0xfe << 4,	/* 5,6,7,8 */
126*4882a593Smuzhiyun 	.taa_ps = 13125,
127*4882a593Smuzhiyun 	.twr_ps = 15000,
128*4882a593Smuzhiyun 	.trcd_ps = 13125,
129*4882a593Smuzhiyun 	.trrd_ps = 7500,
130*4882a593Smuzhiyun 	.trp_ps = 13125,
131*4882a593Smuzhiyun 	.tras_ps = 37500,
132*4882a593Smuzhiyun 	.trc_ps = 50625,
133*4882a593Smuzhiyun 	.trfc_ps = 160000,
134*4882a593Smuzhiyun 	.twtr_ps = 7500,
135*4882a593Smuzhiyun 	.trtp_ps = 7500,
136*4882a593Smuzhiyun 	.refresh_rate_ps = 7800000,
137*4882a593Smuzhiyun 	.tfaw_ps = 37500,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)140*4882a593Smuzhiyun int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
141*4882a593Smuzhiyun 			    unsigned int controller_number,
142*4882a593Smuzhiyun 			    unsigned int dimm_number)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	static const char dimm_model[] = "Fixed DDR on board";
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (((controller_number == 0) && (dimm_number == 0)) ||
147*4882a593Smuzhiyun 	    ((controller_number == 1) && (dimm_number == 0))) {
148*4882a593Smuzhiyun 		memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
149*4882a593Smuzhiyun 		memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
150*4882a593Smuzhiyun 		memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun #endif
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
board_mem_sleep_setup(void)158*4882a593Smuzhiyun void board_mem_sleep_setup(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	void __iomem *qixis_base = (void *)QIXIS_BASE;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* does not provide HW signals for power management */
163*4882a593Smuzhiyun 	clrbits_8(qixis_base + 0x21, 0x2);
164*4882a593Smuzhiyun 	udelay(1);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun #endif
167*4882a593Smuzhiyun 
fsl_initdram(void)168*4882a593Smuzhiyun int fsl_initdram(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	phys_size_t dram_size;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_SPL)
173*4882a593Smuzhiyun 	puts("Initializing DDR....using SPD\n");
174*4882a593Smuzhiyun 	dram_size = fsl_ddr_sdram();
175*4882a593Smuzhiyun #else
176*4882a593Smuzhiyun 	dram_size =  fsl_ddr_sdram_size();
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
180*4882a593Smuzhiyun 	fsl_dp_resume();
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	gd->ram_size = dram_size;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
dram_init_banksize(void)188*4882a593Smuzhiyun int dram_init_banksize(void)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
191*4882a593Smuzhiyun 	gd->bd->bi_dram[0].size = gd->ram_size;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return 0;
194*4882a593Smuzhiyun }
195