1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/arch/immap_ls102xa.h>
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
11*4882a593Smuzhiyun #include <asm/arch/ls102xa_stream_id.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <asm/arch/ls102xa_devdis.h>
14*4882a593Smuzhiyun #include <asm/arch/ls102xa_soc.h>
15*4882a593Smuzhiyun #include <asm/arch/ls102xa_sata.h>
16*4882a593Smuzhiyun #include <fsl_csu.h>
17*4882a593Smuzhiyun #include <fsl_esdhc.h>
18*4882a593Smuzhiyun #include <fsl_immap.h>
19*4882a593Smuzhiyun #include <netdev.h>
20*4882a593Smuzhiyun #include <fsl_mdio.h>
21*4882a593Smuzhiyun #include <tsec.h>
22*4882a593Smuzhiyun #include <spl.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <fsl_validate.h>
25*4882a593Smuzhiyun #include "../common/sleep.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define DDR_SIZE 0x40000000
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun
checkboard(void)32*4882a593Smuzhiyun int checkboard(void)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun puts("Board: LS1021AIOT\n");
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #ifndef CONFIG_QSPI_BOOT
37*4882a593Smuzhiyun struct ccsr_gur *dcfg = (struct ccsr_gur *)CONFIG_SYS_FSL_GUTS_ADDR;
38*4882a593Smuzhiyun u32 cpldrev;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun cpldrev = in_be32(&dcfg->gpporcr1);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun printf("CPLD: V%d.%d\n", ((cpldrev >> 28) & 0xf), ((cpldrev >> 24) &
43*4882a593Smuzhiyun 0xf));
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun return 0;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
ddrmc_init(void)48*4882a593Smuzhiyun void ddrmc_init(void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct ccsr_ddr *ddr = (struct ccsr_ddr *)CONFIG_SYS_FSL_DDR_ADDR;
51*4882a593Smuzhiyun u32 temp_sdram_cfg, tmp;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun out_be32(&ddr->cs0_bnds, DDR_CS0_BNDS);
56*4882a593Smuzhiyun out_be32(&ddr->cs0_config, DDR_CS0_CONFIG);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun out_be32(&ddr->timing_cfg_0, DDR_TIMING_CFG_0);
59*4882a593Smuzhiyun out_be32(&ddr->timing_cfg_1, DDR_TIMING_CFG_1);
60*4882a593Smuzhiyun out_be32(&ddr->timing_cfg_2, DDR_TIMING_CFG_2);
61*4882a593Smuzhiyun out_be32(&ddr->timing_cfg_3, DDR_TIMING_CFG_3);
62*4882a593Smuzhiyun out_be32(&ddr->timing_cfg_4, DDR_TIMING_CFG_4);
63*4882a593Smuzhiyun out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun out_be32(&ddr->sdram_cfg_2, DDR_SDRAM_CFG_2);
66*4882a593Smuzhiyun out_be32(&ddr->ddr_cdr2, DDR_DDR_CDR2);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun out_be32(&ddr->sdram_mode, DDR_SDRAM_MODE);
69*4882a593Smuzhiyun out_be32(&ddr->sdram_mode_2, DDR_SDRAM_MODE_2);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun out_be32(&ddr->sdram_interval, DDR_SDRAM_INTERVAL);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun out_be32(&ddr->ddr_wrlvl_cntl, DDR_DDR_WRLVL_CNTL);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun out_be32(&ddr->ddr_wrlvl_cntl_2, DDR_DDR_WRLVL_CNTL_2);
76*4882a593Smuzhiyun out_be32(&ddr->ddr_wrlvl_cntl_3, DDR_DDR_WRLVL_CNTL_3);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun out_be32(&ddr->ddr_cdr1, DDR_DDR_CDR1);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun out_be32(&ddr->sdram_clk_cntl, DDR_SDRAM_CLK_CNTL);
81*4882a593Smuzhiyun out_be32(&ddr->ddr_zq_cntl, DDR_DDR_ZQ_CNTL);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun out_be32(&ddr->cs0_config_2, DDR_CS0_CONFIG_2);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* DDR erratum A-009942 */
86*4882a593Smuzhiyun tmp = in_be32(&ddr->debug[28]);
87*4882a593Smuzhiyun out_be32(&ddr->debug[28], tmp | 0x0070006f);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun udelay(500);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun temp_sdram_cfg = (DDR_SDRAM_CFG_MEM_EN & ~SDRAM_CFG_BI);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG | temp_sdram_cfg);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
dram_init(void)96*4882a593Smuzhiyun int dram_init(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun #if (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
99*4882a593Smuzhiyun ddrmc_init();
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun gd->ram_size = DDR_SIZE;
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
107*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[1] = {
108*4882a593Smuzhiyun {CONFIG_SYS_FSL_ESDHC_ADDR},
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)111*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET
board_eth_init(bd_t * bis)121*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct fsl_pq_mdio_info mdio_info;
124*4882a593Smuzhiyun struct tsec_info_struct tsec_info[4];
125*4882a593Smuzhiyun int num = 0;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
128*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 1);
129*4882a593Smuzhiyun if (is_serdes_configured(SGMII_TSEC1)) {
130*4882a593Smuzhiyun puts("eTSEC1 is in sgmii mode.\n");
131*4882a593Smuzhiyun tsec_info[num].flags |= TSEC_SGMII;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun num++;
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
136*4882a593Smuzhiyun SET_STD_TSEC_INFO(tsec_info[num], 2);
137*4882a593Smuzhiyun if (is_serdes_configured(SGMII_TSEC2)) {
138*4882a593Smuzhiyun puts("eTSEC2 is in sgmii mode.\n");
139*4882a593Smuzhiyun tsec_info[num].flags |= TSEC_SGMII;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun num++;
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun if (!num) {
144*4882a593Smuzhiyun printf("No TSECs initialized\n");
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
149*4882a593Smuzhiyun mdio_info.name = DEFAULT_MII_NAME;
150*4882a593Smuzhiyun fsl_pq_mdio_init(bis, &mdio_info);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun tsec_eth_init(bis, tsec_info, num);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return pci_eth_init(bis);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun
board_early_init_f(void)158*4882a593Smuzhiyun int board_early_init_f(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET
163*4882a593Smuzhiyun /* clear BD & FR bits for BE BD's and frame data */
164*4882a593Smuzhiyun clrbits_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
165*4882a593Smuzhiyun out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun arch_soc_init();
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
board_init_f(ulong dummy)175*4882a593Smuzhiyun void board_init_f(ulong dummy)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun /* Clear the BSS */
178*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun get_clocks();
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun preloader_console_init();
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun dram_init();
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Allow OCRAM access permission as R/W */
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
189*4882a593Smuzhiyun enable_layerscape_ns_access();
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun board_init_r(NULL, 0);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun
board_init(void)196*4882a593Smuzhiyun int board_init(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_NO_SERDES
199*4882a593Smuzhiyun fsl_serdes_init();
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun ls102xa_smmu_stream_id_init();
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)208*4882a593Smuzhiyun int board_late_init(void)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun #ifdef CONFIG_SCSI_AHCI_PLAT
211*4882a593Smuzhiyun ls1021a_sata_init();
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun #if defined(CONFIG_MISC_INIT_R)
misc_init_r(void)219*4882a593Smuzhiyun int misc_init_r(void)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun #ifdef CONFIG_FSL_DEVICE_DISABLE
222*4882a593Smuzhiyun device_disable(devdis_tbl, ARRAY_SIZE(devdis_tbl));
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #ifdef CONFIG_FSL_CAAM
227*4882a593Smuzhiyun return sec_init();
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun #endif
231*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)232*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #ifdef CONFIG_PCI
237*4882a593Smuzhiyun ft_pci_setup(blob, bd);
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
flash_write16(u16 val,void * addr)243*4882a593Smuzhiyun void flash_write16(u16 val, void *addr)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun __raw_writew(shftval, addr);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
flash_read16(void * addr)250*4882a593Smuzhiyun u16 flash_read16(void *addr)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun u16 val = __raw_readw(addr);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
255*4882a593Smuzhiyun }
256