xref: /OK3568_Linux_fs/u-boot/board/freescale/ls1012ardb/ls1012ardb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/clock.h>
11*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
12*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
13*4882a593Smuzhiyun #include <asm/arch/ppa.h>
14*4882a593Smuzhiyun #endif
15*4882a593Smuzhiyun #include <asm/arch/mmu.h>
16*4882a593Smuzhiyun #include <asm/arch/soc.h>
17*4882a593Smuzhiyun #include <hwconfig.h>
18*4882a593Smuzhiyun #include <ahci.h>
19*4882a593Smuzhiyun #include <mmc.h>
20*4882a593Smuzhiyun #include <scsi.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #include <environment.h>
23*4882a593Smuzhiyun #include <fsl_mmdc.h>
24*4882a593Smuzhiyun #include <netdev.h>
25*4882a593Smuzhiyun #include <fsl_sec.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
checkboard(void)29*4882a593Smuzhiyun int checkboard(void)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	u8 in1;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	puts("Board: LS1012ARDB ");
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	/* Initialize i2c early for Serial flash bank information */
36*4882a593Smuzhiyun 	i2c_set_bus_num(0);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	if (i2c_read(I2C_MUX_IO1_ADDR, 1, 1, &in1, 1) < 0) {
39*4882a593Smuzhiyun 		printf("Error reading i2c boot information!\n");
40*4882a593Smuzhiyun 		return 0; /* Don't want to hang() on this error */
41*4882a593Smuzhiyun 	}
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	puts("Version");
44*4882a593Smuzhiyun 	if ((in1 & (~__SW_REV_MASK)) == __SW_REV_A)
45*4882a593Smuzhiyun 		puts(": RevA");
46*4882a593Smuzhiyun 	else if ((in1 & (~__SW_REV_MASK)) == __SW_REV_B)
47*4882a593Smuzhiyun 		puts(": RevB");
48*4882a593Smuzhiyun 	else
49*4882a593Smuzhiyun 		puts(": unknown");
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	printf(", boot from QSPI");
52*4882a593Smuzhiyun 	if ((in1 & (~__SW_BOOT_MASK)) == __SW_BOOT_EMU)
53*4882a593Smuzhiyun 		puts(": emu\n");
54*4882a593Smuzhiyun 	else if ((in1 & (~__SW_BOOT_MASK)) == __SW_BOOT_BANK1)
55*4882a593Smuzhiyun 		puts(": bank1\n");
56*4882a593Smuzhiyun 	else if ((in1 & (~__SW_BOOT_MASK)) == __SW_BOOT_BANK2)
57*4882a593Smuzhiyun 		puts(": bank2\n");
58*4882a593Smuzhiyun 	else
59*4882a593Smuzhiyun 		puts("unknown\n");
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	return 0;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
dram_init(void)64*4882a593Smuzhiyun int dram_init(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	static const struct fsl_mmdc_info mparam = {
67*4882a593Smuzhiyun 		0x05180000,	/* mdctl */
68*4882a593Smuzhiyun 		0x00030035,	/* mdpdc */
69*4882a593Smuzhiyun 		0x12554000,	/* mdotc */
70*4882a593Smuzhiyun 		0xbabf7954,	/* mdcfg0 */
71*4882a593Smuzhiyun 		0xdb328f64,	/* mdcfg1 */
72*4882a593Smuzhiyun 		0x01ff00db,	/* mdcfg2 */
73*4882a593Smuzhiyun 		0x00001680,	/* mdmisc */
74*4882a593Smuzhiyun 		0x0f3c8000,	/* mdref */
75*4882a593Smuzhiyun 		0x00002000,	/* mdrwd */
76*4882a593Smuzhiyun 		0x00bf1023,	/* mdor */
77*4882a593Smuzhiyun 		0x0000003f,	/* mdasp */
78*4882a593Smuzhiyun 		0x0000022a,	/* mpodtctrl */
79*4882a593Smuzhiyun 		0xa1390003,	/* mpzqhwctrl */
80*4882a593Smuzhiyun 	};
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	mmdc_init(&mparam);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
85*4882a593Smuzhiyun #if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
86*4882a593Smuzhiyun 	/* This will break-before-make MMU for DDR */
87*4882a593Smuzhiyun 	update_early_mmu_table();
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)93*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	return pci_eth_init(bis);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
board_early_init_f(void)98*4882a593Smuzhiyun int board_early_init_f(void)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	fsl_lsch2_early_init_f();
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
board_init(void)105*4882a593Smuzhiyun int board_init(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
108*4882a593Smuzhiyun 	/*
109*4882a593Smuzhiyun 	 * Set CCI-400 control override register to enable barrier
110*4882a593Smuzhiyun 	 * transaction
111*4882a593Smuzhiyun 	 */
112*4882a593Smuzhiyun 	out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
115*4882a593Smuzhiyun 	erratum_a010315();
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_NOWHERE
119*4882a593Smuzhiyun 	gd->env_addr = (ulong)&default_environment[0];
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #ifdef CONFIG_FSL_CAAM
123*4882a593Smuzhiyun 	sec_init();
124*4882a593Smuzhiyun #endif
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
127*4882a593Smuzhiyun 	ppa_init();
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun 	return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
esdhc_status_fixup(void * blob,const char * compat)132*4882a593Smuzhiyun int esdhc_status_fixup(void *blob, const char *compat)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	char esdhc0_path[] = "/soc/esdhc@1560000";
135*4882a593Smuzhiyun 	char esdhc1_path[] = "/soc/esdhc@1580000";
136*4882a593Smuzhiyun 	u8 io = 0;
137*4882a593Smuzhiyun 	u8 mux_sdhc2;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	do_fixup_by_path(blob, esdhc0_path, "status", "okay",
140*4882a593Smuzhiyun 			 sizeof("okay"), 1);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	i2c_set_bus_num(0);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/*
145*4882a593Smuzhiyun 	 * The I2C IO-expander for mux select is used to control the muxing
146*4882a593Smuzhiyun 	 * of various onboard interfaces.
147*4882a593Smuzhiyun 	 *
148*4882a593Smuzhiyun 	 * IO1[3:2] indicates SDHC2 interface demultiplexer select lines.
149*4882a593Smuzhiyun 	 *	00 - SDIO wifi
150*4882a593Smuzhiyun 	 *	01 - GPIO (to Arduino)
151*4882a593Smuzhiyun 	 *	10 - eMMC Memory
152*4882a593Smuzhiyun 	 *	11 - SPI
153*4882a593Smuzhiyun 	 */
154*4882a593Smuzhiyun 	if (i2c_read(I2C_MUX_IO1_ADDR, 0, 1, &io, 1) < 0) {
155*4882a593Smuzhiyun 		printf("Error reading i2c boot information!\n");
156*4882a593Smuzhiyun 		return 0; /* Don't want to hang() on this error */
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	mux_sdhc2 = (io & 0x0c) >> 2;
160*4882a593Smuzhiyun 	/* Enable SDHC2 only when use SDIO wifi and eMMC */
161*4882a593Smuzhiyun 	if (mux_sdhc2 == 2 || mux_sdhc2 == 0)
162*4882a593Smuzhiyun 		do_fixup_by_path(blob, esdhc1_path, "status", "okay",
163*4882a593Smuzhiyun 				 sizeof("okay"), 1);
164*4882a593Smuzhiyun 	else
165*4882a593Smuzhiyun 		do_fixup_by_path(blob, esdhc1_path, "status", "disabled",
166*4882a593Smuzhiyun 				 sizeof("disabled"), 1);
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
ft_board_setup(void * blob,bd_t * bd)170*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	arch_fixup_fdt(blob);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return 0;
177*4882a593Smuzhiyun }
178