xref: /OK3568_Linux_fs/u-boot/board/freescale/ls1012aqds/ls1012aqds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <fdt_support.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/fsl_serdes.h>
13*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
14*4882a593Smuzhiyun #include <asm/arch/ppa.h>
15*4882a593Smuzhiyun #endif
16*4882a593Smuzhiyun #include <asm/arch/fdt.h>
17*4882a593Smuzhiyun #include <asm/arch/mmu.h>
18*4882a593Smuzhiyun #include <asm/arch/soc.h>
19*4882a593Smuzhiyun #include <ahci.h>
20*4882a593Smuzhiyun #include <hwconfig.h>
21*4882a593Smuzhiyun #include <mmc.h>
22*4882a593Smuzhiyun #include <scsi.h>
23*4882a593Smuzhiyun #include <fm_eth.h>
24*4882a593Smuzhiyun #include <fsl_esdhc.h>
25*4882a593Smuzhiyun #include <fsl_mmdc.h>
26*4882a593Smuzhiyun #include <spl.h>
27*4882a593Smuzhiyun #include <netdev.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "../common/qixis.h"
30*4882a593Smuzhiyun #include "ls1012aqds_qixis.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
33*4882a593Smuzhiyun 
checkboard(void)34*4882a593Smuzhiyun int checkboard(void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	char buf[64];
37*4882a593Smuzhiyun 	u8 sw;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	sw = QIXIS_READ(arch);
40*4882a593Smuzhiyun 	printf("Board Arch: V%d, ", sw >> 4);
41*4882a593Smuzhiyun 	printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	sw = QIXIS_READ(brdcfg[QIXIS_LBMAP_BRDCFG_REG]);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	if (sw & QIXIS_LBMAP_ALTBANK)
46*4882a593Smuzhiyun 		printf("flash: 2\n");
47*4882a593Smuzhiyun 	else
48*4882a593Smuzhiyun 		printf("flash: 1\n");
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	printf("FPGA: v%d (%s), build %d",
51*4882a593Smuzhiyun 	       (int)QIXIS_READ(scver), qixis_read_tag(buf),
52*4882a593Smuzhiyun 	       (int)qixis_read_minor());
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* the timestamp string contains "\n" at the end */
55*4882a593Smuzhiyun 	printf(" on %s", qixis_read_time(buf));
56*4882a593Smuzhiyun 	return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
dram_init(void)59*4882a593Smuzhiyun int dram_init(void)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	static const struct fsl_mmdc_info mparam = {
62*4882a593Smuzhiyun 		0x05180000,	/* mdctl */
63*4882a593Smuzhiyun 		0x00030035,	/* mdpdc */
64*4882a593Smuzhiyun 		0x12554000,	/* mdotc */
65*4882a593Smuzhiyun 		0xbabf7954,	/* mdcfg0 */
66*4882a593Smuzhiyun 		0xdb328f64,	/* mdcfg1 */
67*4882a593Smuzhiyun 		0x01ff00db,	/* mdcfg2 */
68*4882a593Smuzhiyun 		0x00001680,	/* mdmisc */
69*4882a593Smuzhiyun 		0x0f3c8000,	/* mdref */
70*4882a593Smuzhiyun 		0x00002000,	/* mdrwd */
71*4882a593Smuzhiyun 		0x00bf1023,	/* mdor */
72*4882a593Smuzhiyun 		0x0000003f,	/* mdasp */
73*4882a593Smuzhiyun 		0x0000022a,	/* mpodtctrl */
74*4882a593Smuzhiyun 		0xa1390003,	/* mpzqhwctrl */
75*4882a593Smuzhiyun 	};
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	mmdc_init(&mparam);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
80*4882a593Smuzhiyun #if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
81*4882a593Smuzhiyun 	/* This will break-before-make MMU for DDR */
82*4882a593Smuzhiyun 	update_early_mmu_table();
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
board_early_init_f(void)88*4882a593Smuzhiyun int board_early_init_f(void)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	fsl_lsch2_early_init_f();
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)96*4882a593Smuzhiyun int misc_init_r(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	u8 mux_sdhc_cd = 0x80;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	i2c_set_bus_num(0);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	i2c_write(CONFIG_SYS_I2C_FPGA_ADDR, 0x5a, 1, &mux_sdhc_cd, 1);
103*4882a593Smuzhiyun 	return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun #endif
106*4882a593Smuzhiyun 
board_init(void)107*4882a593Smuzhiyun int board_init(void)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct ccsr_cci400 *cci = (struct ccsr_cci400 *)
110*4882a593Smuzhiyun 				   CONFIG_SYS_CCI400_ADDR;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Set CCI-400 control override register to enable barrier
113*4882a593Smuzhiyun 	 * transaction */
114*4882a593Smuzhiyun 	out_le32(&cci->ctrl_ord,
115*4882a593Smuzhiyun 		 CCI400_CTRLORD_EN_BARRIER);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
118*4882a593Smuzhiyun 	erratum_a010315();
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_NOWHERE
122*4882a593Smuzhiyun 	gd->env_addr = (ulong)&default_environment[0];
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #ifdef CONFIG_FSL_LS_PPA
126*4882a593Smuzhiyun 	ppa_init();
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun 	return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)131*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	return pci_eth_init(bis);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
esdhc_status_fixup(void * blob,const char * compat)136*4882a593Smuzhiyun int esdhc_status_fixup(void *blob, const char *compat)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	char esdhc0_path[] = "/soc/esdhc@1560000";
139*4882a593Smuzhiyun 	char esdhc1_path[] = "/soc/esdhc@1580000";
140*4882a593Smuzhiyun 	u8 card_id;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	do_fixup_by_path(blob, esdhc0_path, "status", "okay",
143*4882a593Smuzhiyun 			 sizeof("okay"), 1);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/*
146*4882a593Smuzhiyun 	 * The Presence Detect 2 register detects the installation
147*4882a593Smuzhiyun 	 * of cards in various PCI Express or SGMII slots.
148*4882a593Smuzhiyun 	 *
149*4882a593Smuzhiyun 	 * STAT_PRS2[7:5]: Specifies the type of card installed in the
150*4882a593Smuzhiyun 	 * SDHC2 Adapter slot. 0b111 indicates no adapter is installed.
151*4882a593Smuzhiyun 	 */
152*4882a593Smuzhiyun 	card_id = (QIXIS_READ(present2) & 0xe0) >> 5;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* If no adapter is installed in SDHC2, disable SDHC2 */
155*4882a593Smuzhiyun 	if (card_id == 0x7)
156*4882a593Smuzhiyun 		do_fixup_by_path(blob, esdhc1_path, "status", "disabled",
157*4882a593Smuzhiyun 				 sizeof("disabled"), 1);
158*4882a593Smuzhiyun 	else
159*4882a593Smuzhiyun 		do_fixup_by_path(blob, esdhc1_path, "status", "okay",
160*4882a593Smuzhiyun 				 sizeof("okay"), 1);
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)165*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	arch_fixup_fdt(blob);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun #endif
174