xref: /OK3568_Linux_fs/u-boot/board/freescale/common/qixis.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011 Freescale Semiconductor
3*4882a593Smuzhiyun  * Author: Shengzhou Liu <Shengzhou.Liu@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file provides support for the QIXIS of some Freescale reference boards.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <command.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <linux/time.h>
14*4882a593Smuzhiyun #include <i2c.h>
15*4882a593Smuzhiyun #include "qixis.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef QIXIS_LBMAP_BRDCFG_REG
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * For consistency with existing platforms
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun #define QIXIS_LBMAP_BRDCFG_REG 0x00
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_FPGA_ADDR
qixis_read_i2c(unsigned int reg)25*4882a593Smuzhiyun u8 qixis_read_i2c(unsigned int reg)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	return i2c_reg_read(CONFIG_SYS_I2C_FPGA_ADDR, reg);
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun 
qixis_write_i2c(unsigned int reg,u8 value)30*4882a593Smuzhiyun void qixis_write_i2c(unsigned int reg, u8 value)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	u8 val = value;
33*4882a593Smuzhiyun 	i2c_reg_write(CONFIG_SYS_I2C_FPGA_ADDR, reg, val);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef QIXIS_BASE
qixis_read(unsigned int reg)38*4882a593Smuzhiyun u8 qixis_read(unsigned int reg)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	void *p = (void *)QIXIS_BASE;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	return in_8(p + reg);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
qixis_write(unsigned int reg,u8 value)45*4882a593Smuzhiyun void qixis_write(unsigned int reg, u8 value)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	void *p = (void *)QIXIS_BASE;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	out_8(p + reg, value);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun 
qixis_read_minor(void)53*4882a593Smuzhiyun u16 qixis_read_minor(void)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	u16 minor;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* this data is in little endian */
58*4882a593Smuzhiyun 	QIXIS_WRITE(tagdata, 5);
59*4882a593Smuzhiyun 	minor = QIXIS_READ(tagdata);
60*4882a593Smuzhiyun 	QIXIS_WRITE(tagdata, 6);
61*4882a593Smuzhiyun 	minor += QIXIS_READ(tagdata) << 8;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return minor;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
qixis_read_time(char * result)66*4882a593Smuzhiyun char *qixis_read_time(char *result)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	time_t time = 0;
69*4882a593Smuzhiyun 	int i;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* timestamp is in 32-bit big endian */
72*4882a593Smuzhiyun 	for (i = 8; i <= 11; i++) {
73*4882a593Smuzhiyun 		QIXIS_WRITE(tagdata, i);
74*4882a593Smuzhiyun 		time =  (time << 8) + QIXIS_READ(tagdata);
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	return ctime_r(&time, result);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
qixis_read_tag(char * buf)80*4882a593Smuzhiyun char *qixis_read_tag(char *buf)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	int i;
83*4882a593Smuzhiyun 	char tag, *ptr = buf;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	for (i = 16; i <= 63; i++) {
86*4882a593Smuzhiyun 		QIXIS_WRITE(tagdata, i);
87*4882a593Smuzhiyun 		tag = QIXIS_READ(tagdata);
88*4882a593Smuzhiyun 		*(ptr++) = tag;
89*4882a593Smuzhiyun 		if (!tag)
90*4882a593Smuzhiyun 			break;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 	if (i > 63)
93*4882a593Smuzhiyun 		*ptr = '\0';
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return buf;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun  * return the string of binary of u8 in the format of
100*4882a593Smuzhiyun  * 1010 10_0. The masked bit is filled as underscore.
101*4882a593Smuzhiyun  */
byte_to_binary_mask(u8 val,u8 mask,char * buf)102*4882a593Smuzhiyun const char *byte_to_binary_mask(u8 val, u8 mask, char *buf)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	char *ptr;
105*4882a593Smuzhiyun 	int i;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	ptr = buf;
108*4882a593Smuzhiyun 	for (i = 0x80; i > 0x08 ; i >>= 1, ptr++)
109*4882a593Smuzhiyun 		*ptr = (val & i) ? '1' : ((mask & i) ? '_' : '0');
110*4882a593Smuzhiyun 	*(ptr++) = ' ';
111*4882a593Smuzhiyun 	for (i = 0x08; i > 0 ; i >>= 1, ptr++)
112*4882a593Smuzhiyun 		*ptr = (val & i) ? '1' : ((mask & i) ? '_' : '0');
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	*ptr = '\0';
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return buf;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #ifdef QIXIS_RST_FORCE_MEM
board_assert_mem_reset(void)120*4882a593Smuzhiyun void board_assert_mem_reset(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	u8 rst;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	rst = QIXIS_READ(rst_frc[0]);
125*4882a593Smuzhiyun 	if (!(rst & QIXIS_RST_FORCE_MEM))
126*4882a593Smuzhiyun 		QIXIS_WRITE(rst_frc[0], rst | QIXIS_RST_FORCE_MEM);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
board_deassert_mem_reset(void)129*4882a593Smuzhiyun void board_deassert_mem_reset(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	u8 rst;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	rst = QIXIS_READ(rst_frc[0]);
134*4882a593Smuzhiyun 	if (rst & QIXIS_RST_FORCE_MEM)
135*4882a593Smuzhiyun 		QIXIS_WRITE(rst_frc[0], rst & ~QIXIS_RST_FORCE_MEM);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun 
qixis_reset(void)139*4882a593Smuzhiyun void qixis_reset(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
qixis_bank_reset(void)144*4882a593Smuzhiyun void qixis_bank_reset(void)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_IDLE);
147*4882a593Smuzhiyun 	QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_START);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
set_lbmap(int lbmap)150*4882a593Smuzhiyun static void __maybe_unused set_lbmap(int lbmap)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	u8 reg;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	reg = QIXIS_READ(brdcfg[QIXIS_LBMAP_BRDCFG_REG]);
155*4882a593Smuzhiyun 	reg = (reg & ~QIXIS_LBMAP_MASK) | lbmap;
156*4882a593Smuzhiyun 	QIXIS_WRITE(brdcfg[QIXIS_LBMAP_BRDCFG_REG], reg);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
set_rcw_src(int rcw_src)159*4882a593Smuzhiyun static void __maybe_unused set_rcw_src(int rcw_src)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	u8 reg;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	reg = QIXIS_READ(dutcfg[1]);
164*4882a593Smuzhiyun 	reg = (reg & ~1) | (rcw_src & 1);
165*4882a593Smuzhiyun 	QIXIS_WRITE(dutcfg[1], reg);
166*4882a593Smuzhiyun 	QIXIS_WRITE(dutcfg[0], (rcw_src >> 1) & 0xff);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
qixis_dump_regs(void)169*4882a593Smuzhiyun static void qixis_dump_regs(void)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	int i;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	printf("id	= %02x\n", QIXIS_READ(id));
174*4882a593Smuzhiyun 	printf("arch	= %02x\n", QIXIS_READ(arch));
175*4882a593Smuzhiyun 	printf("scver	= %02x\n", QIXIS_READ(scver));
176*4882a593Smuzhiyun 	printf("model	= %02x\n", QIXIS_READ(model));
177*4882a593Smuzhiyun 	printf("rst_ctl	= %02x\n", QIXIS_READ(rst_ctl));
178*4882a593Smuzhiyun 	printf("aux	= %02x\n", QIXIS_READ(aux));
179*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
180*4882a593Smuzhiyun 		printf("brdcfg%02d = %02x\n", i, QIXIS_READ(brdcfg[i]));
181*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
182*4882a593Smuzhiyun 		printf("dutcfg%02d = %02x\n", i, QIXIS_READ(dutcfg[i]));
183*4882a593Smuzhiyun 	printf("sclk	= %02x%02x%02x\n", QIXIS_READ(sclk[0]),
184*4882a593Smuzhiyun 		QIXIS_READ(sclk[1]), QIXIS_READ(sclk[2]));
185*4882a593Smuzhiyun 	printf("dclk	= %02x%02x%02x\n", QIXIS_READ(dclk[0]),
186*4882a593Smuzhiyun 		QIXIS_READ(dclk[1]), QIXIS_READ(dclk[2]));
187*4882a593Smuzhiyun 	printf("aux     = %02x\n", QIXIS_READ(aux));
188*4882a593Smuzhiyun 	printf("watch	= %02x\n", QIXIS_READ(watch));
189*4882a593Smuzhiyun 	printf("ctl_sys	= %02x\n", QIXIS_READ(ctl_sys));
190*4882a593Smuzhiyun 	printf("rcw_ctl = %02x\n", QIXIS_READ(rcw_ctl));
191*4882a593Smuzhiyun 	printf("present = %02x\n", QIXIS_READ(present));
192*4882a593Smuzhiyun 	printf("present2 = %02x\n", QIXIS_READ(present2));
193*4882a593Smuzhiyun 	printf("clk_spd = %02x\n", QIXIS_READ(clk_spd));
194*4882a593Smuzhiyun 	printf("stat_dut = %02x\n", QIXIS_READ(stat_dut));
195*4882a593Smuzhiyun 	printf("stat_sys = %02x\n", QIXIS_READ(stat_sys));
196*4882a593Smuzhiyun 	printf("stat_alrm = %02x\n", QIXIS_READ(stat_alrm));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
__qixis_dump_switch(void)199*4882a593Smuzhiyun static void __qixis_dump_switch(void)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	puts("Reverse engineering switch is not implemented for this board\n");
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun void qixis_dump_switch(void)
205*4882a593Smuzhiyun 	__attribute__((weak, alias("__qixis_dump_switch")));
206*4882a593Smuzhiyun 
qixis_reset_cmd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])207*4882a593Smuzhiyun int qixis_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	int i;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (argc <= 1) {
212*4882a593Smuzhiyun 		set_lbmap(QIXIS_LBMAP_DFLTBANK);
213*4882a593Smuzhiyun 		qixis_reset();
214*4882a593Smuzhiyun 	} else if (strcmp(argv[1], "altbank") == 0) {
215*4882a593Smuzhiyun 		set_lbmap(QIXIS_LBMAP_ALTBANK);
216*4882a593Smuzhiyun 		qixis_bank_reset();
217*4882a593Smuzhiyun 	} else if (strcmp(argv[1], "nand") == 0) {
218*4882a593Smuzhiyun #ifdef QIXIS_LBMAP_NAND
219*4882a593Smuzhiyun 		QIXIS_WRITE(rst_ctl, 0x30);
220*4882a593Smuzhiyun 		QIXIS_WRITE(rcfg_ctl, 0);
221*4882a593Smuzhiyun 		set_lbmap(QIXIS_LBMAP_NAND);
222*4882a593Smuzhiyun 		set_rcw_src(QIXIS_RCW_SRC_NAND);
223*4882a593Smuzhiyun 		QIXIS_WRITE(rcfg_ctl, 0x20);
224*4882a593Smuzhiyun 		QIXIS_WRITE(rcfg_ctl, 0x21);
225*4882a593Smuzhiyun #else
226*4882a593Smuzhiyun 		printf("Not implemented\n");
227*4882a593Smuzhiyun #endif
228*4882a593Smuzhiyun 	} else if (strcmp(argv[1], "sd") == 0) {
229*4882a593Smuzhiyun #ifdef QIXIS_LBMAP_SD
230*4882a593Smuzhiyun 		QIXIS_WRITE(rst_ctl, 0x30);
231*4882a593Smuzhiyun 		QIXIS_WRITE(rcfg_ctl, 0);
232*4882a593Smuzhiyun 		set_lbmap(QIXIS_LBMAP_SD);
233*4882a593Smuzhiyun 		set_rcw_src(QIXIS_RCW_SRC_SD);
234*4882a593Smuzhiyun 		QIXIS_WRITE(rcfg_ctl, 0x20);
235*4882a593Smuzhiyun 		QIXIS_WRITE(rcfg_ctl, 0x21);
236*4882a593Smuzhiyun #else
237*4882a593Smuzhiyun 		printf("Not implemented\n");
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun 	} else if (strcmp(argv[1], "sd_qspi") == 0) {
240*4882a593Smuzhiyun #ifdef QIXIS_LBMAP_SD_QSPI
241*4882a593Smuzhiyun 		QIXIS_WRITE(rst_ctl, 0x30);
242*4882a593Smuzhiyun 		QIXIS_WRITE(rcfg_ctl, 0);
243*4882a593Smuzhiyun 		set_lbmap(QIXIS_LBMAP_SD_QSPI);
244*4882a593Smuzhiyun 		set_rcw_src(QIXIS_RCW_SRC_SD);
245*4882a593Smuzhiyun 		qixis_write_i2c(offsetof(struct qixis, rcfg_ctl), 0x20);
246*4882a593Smuzhiyun 		qixis_write_i2c(offsetof(struct qixis, rcfg_ctl), 0x21);
247*4882a593Smuzhiyun #else
248*4882a593Smuzhiyun 		printf("Not implemented\n");
249*4882a593Smuzhiyun #endif
250*4882a593Smuzhiyun 	} else if (strcmp(argv[1], "qspi") == 0) {
251*4882a593Smuzhiyun #ifdef QIXIS_LBMAP_QSPI
252*4882a593Smuzhiyun 		QIXIS_WRITE(rst_ctl, 0x30);
253*4882a593Smuzhiyun 		QIXIS_WRITE(rcfg_ctl, 0);
254*4882a593Smuzhiyun 		set_lbmap(QIXIS_LBMAP_QSPI);
255*4882a593Smuzhiyun 		set_rcw_src(QIXIS_RCW_SRC_QSPI);
256*4882a593Smuzhiyun 		qixis_write_i2c(offsetof(struct qixis, rcfg_ctl), 0x20);
257*4882a593Smuzhiyun 		qixis_write_i2c(offsetof(struct qixis, rcfg_ctl), 0x21);
258*4882a593Smuzhiyun #else
259*4882a593Smuzhiyun 		printf("Not implemented\n");
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun 	} else if (strcmp(argv[1], "watchdog") == 0) {
262*4882a593Smuzhiyun 		static char *period[9] = {"2s", "4s", "8s", "16s", "32s",
263*4882a593Smuzhiyun 					  "1min", "2min", "4min", "8min"};
264*4882a593Smuzhiyun 		u8 rcfg = QIXIS_READ(rcfg_ctl);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 		if (argv[2] == NULL) {
267*4882a593Smuzhiyun 			printf("qixis watchdog <watchdog_period>\n");
268*4882a593Smuzhiyun 			return 0;
269*4882a593Smuzhiyun 		}
270*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(period); i++) {
271*4882a593Smuzhiyun 			if (strcmp(argv[2], period[i]) == 0) {
272*4882a593Smuzhiyun 				/* disable watchdog */
273*4882a593Smuzhiyun 				QIXIS_WRITE(rcfg_ctl,
274*4882a593Smuzhiyun 					rcfg & ~QIXIS_RCFG_CTL_WATCHDOG_ENBLE);
275*4882a593Smuzhiyun 				QIXIS_WRITE(watch, ((i<<2) - 1));
276*4882a593Smuzhiyun 				QIXIS_WRITE(rcfg_ctl, rcfg);
277*4882a593Smuzhiyun 				return 0;
278*4882a593Smuzhiyun 			}
279*4882a593Smuzhiyun 		}
280*4882a593Smuzhiyun 	} else if (strcmp(argv[1], "dump") == 0) {
281*4882a593Smuzhiyun 		qixis_dump_regs();
282*4882a593Smuzhiyun 		return 0;
283*4882a593Smuzhiyun 	} else if (strcmp(argv[1], "switch") == 0) {
284*4882a593Smuzhiyun 		qixis_dump_switch();
285*4882a593Smuzhiyun 		return 0;
286*4882a593Smuzhiyun 	} else {
287*4882a593Smuzhiyun 		printf("Invalid option: %s\n", argv[1]);
288*4882a593Smuzhiyun 		return 1;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun U_BOOT_CMD(
295*4882a593Smuzhiyun 	qixis_reset, CONFIG_SYS_MAXARGS, 1, qixis_reset_cmd,
296*4882a593Smuzhiyun 	"Reset the board using the FPGA sequencer",
297*4882a593Smuzhiyun 	"- hard reset to default bank\n"
298*4882a593Smuzhiyun 	"qixis_reset altbank - reset to alternate bank\n"
299*4882a593Smuzhiyun 	"qixis_reset nand - reset to nand\n"
300*4882a593Smuzhiyun 	"qixis_reset sd - reset to sd\n"
301*4882a593Smuzhiyun 	"qixis_reset sd_qspi - reset to sd with qspi support\n"
302*4882a593Smuzhiyun 	"qixis_reset qspi - reset to qspi\n"
303*4882a593Smuzhiyun 	"qixis watchdog <watchdog_period> - set the watchdog period\n"
304*4882a593Smuzhiyun 	"	period: 1s 2s 4s 8s 16s 32s 1min 2min 4min 8min\n"
305*4882a593Smuzhiyun 	"qixis_reset dump - display the QIXIS registers\n"
306*4882a593Smuzhiyun 	"qixis_reset switch - display switch\n"
307*4882a593Smuzhiyun 	);
308