1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2006,2010 Freescale Semiconductor
3*4882a593Smuzhiyun * Jeff Brown
4*4882a593Smuzhiyun * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <command.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define pixis_base (u8 *)PIXIS_BASE
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * Simple board reset.
17*4882a593Smuzhiyun */
pixis_reset(void)18*4882a593Smuzhiyun void pixis_reset(void)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun out_8(pixis_base + PIXIS_RST, 0);
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun while (1);
23*4882a593Smuzhiyun }
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun * Per table 27, page 58 of MPC8641HPCN spec.
27*4882a593Smuzhiyun */
set_px_sysclk(unsigned long sysclk)28*4882a593Smuzhiyun static int set_px_sysclk(unsigned long sysclk)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun u8 sysclk_s, sysclk_r, sysclk_v, vclkh, vclkl, sysclk_aux;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun switch (sysclk) {
33*4882a593Smuzhiyun case 33:
34*4882a593Smuzhiyun sysclk_s = 0x04;
35*4882a593Smuzhiyun sysclk_r = 0x04;
36*4882a593Smuzhiyun sysclk_v = 0x07;
37*4882a593Smuzhiyun sysclk_aux = 0x00;
38*4882a593Smuzhiyun break;
39*4882a593Smuzhiyun case 40:
40*4882a593Smuzhiyun sysclk_s = 0x01;
41*4882a593Smuzhiyun sysclk_r = 0x1F;
42*4882a593Smuzhiyun sysclk_v = 0x20;
43*4882a593Smuzhiyun sysclk_aux = 0x01;
44*4882a593Smuzhiyun break;
45*4882a593Smuzhiyun case 50:
46*4882a593Smuzhiyun sysclk_s = 0x01;
47*4882a593Smuzhiyun sysclk_r = 0x1F;
48*4882a593Smuzhiyun sysclk_v = 0x2A;
49*4882a593Smuzhiyun sysclk_aux = 0x02;
50*4882a593Smuzhiyun break;
51*4882a593Smuzhiyun case 66:
52*4882a593Smuzhiyun sysclk_s = 0x01;
53*4882a593Smuzhiyun sysclk_r = 0x04;
54*4882a593Smuzhiyun sysclk_v = 0x04;
55*4882a593Smuzhiyun sysclk_aux = 0x03;
56*4882a593Smuzhiyun break;
57*4882a593Smuzhiyun case 83:
58*4882a593Smuzhiyun sysclk_s = 0x01;
59*4882a593Smuzhiyun sysclk_r = 0x1F;
60*4882a593Smuzhiyun sysclk_v = 0x4B;
61*4882a593Smuzhiyun sysclk_aux = 0x04;
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun case 100:
64*4882a593Smuzhiyun sysclk_s = 0x01;
65*4882a593Smuzhiyun sysclk_r = 0x1F;
66*4882a593Smuzhiyun sysclk_v = 0x5C;
67*4882a593Smuzhiyun sysclk_aux = 0x05;
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun case 134:
70*4882a593Smuzhiyun sysclk_s = 0x06;
71*4882a593Smuzhiyun sysclk_r = 0x1F;
72*4882a593Smuzhiyun sysclk_v = 0x3B;
73*4882a593Smuzhiyun sysclk_aux = 0x06;
74*4882a593Smuzhiyun break;
75*4882a593Smuzhiyun case 166:
76*4882a593Smuzhiyun sysclk_s = 0x06;
77*4882a593Smuzhiyun sysclk_r = 0x1F;
78*4882a593Smuzhiyun sysclk_v = 0x4B;
79*4882a593Smuzhiyun sysclk_aux = 0x07;
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun default:
82*4882a593Smuzhiyun printf("Unsupported SYSCLK frequency.\n");
83*4882a593Smuzhiyun return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun vclkh = (sysclk_s << 5) | sysclk_r;
87*4882a593Smuzhiyun vclkl = sysclk_v;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun out_8(pixis_base + PIXIS_VCLKH, vclkh);
90*4882a593Smuzhiyun out_8(pixis_base + PIXIS_VCLKL, vclkl);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun out_8(pixis_base + PIXIS_AUX, sysclk_aux);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return 1;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Set the CFG_SYSPLL bits
98*4882a593Smuzhiyun *
99*4882a593Smuzhiyun * This only has effect if PX_VCFGEN0[SYSPLL]=1, which is true if
100*4882a593Smuzhiyun * read_from_px_regs() is called.
101*4882a593Smuzhiyun */
set_px_mpxpll(unsigned long mpxpll)102*4882a593Smuzhiyun static int set_px_mpxpll(unsigned long mpxpll)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun switch (mpxpll) {
105*4882a593Smuzhiyun case 2:
106*4882a593Smuzhiyun case 4:
107*4882a593Smuzhiyun case 6:
108*4882a593Smuzhiyun case 8:
109*4882a593Smuzhiyun case 10:
110*4882a593Smuzhiyun case 12:
111*4882a593Smuzhiyun case 14:
112*4882a593Smuzhiyun case 16:
113*4882a593Smuzhiyun clrsetbits_8(pixis_base + PIXIS_VSPEED1, 0x1F, mpxpll);
114*4882a593Smuzhiyun return 1;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun printf("Unsupported MPXPLL ratio.\n");
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
set_px_corepll(unsigned long corepll)121*4882a593Smuzhiyun static int set_px_corepll(unsigned long corepll)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u8 val;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun switch (corepll) {
126*4882a593Smuzhiyun case 20:
127*4882a593Smuzhiyun val = 0x08;
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun case 25:
130*4882a593Smuzhiyun val = 0x0C;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun case 30:
133*4882a593Smuzhiyun val = 0x10;
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun case 35:
136*4882a593Smuzhiyun val = 0x1C;
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun case 40:
139*4882a593Smuzhiyun val = 0x14;
140*4882a593Smuzhiyun break;
141*4882a593Smuzhiyun case 45:
142*4882a593Smuzhiyun val = 0x0E;
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun default:
145*4882a593Smuzhiyun printf("Unsupported COREPLL ratio.\n");
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun clrsetbits_8(pixis_base + PIXIS_VSPEED0, 0x1F, val);
150*4882a593Smuzhiyun return 1;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #ifndef CONFIG_SYS_PIXIS_VCFGEN0_ENABLE
154*4882a593Smuzhiyun #define CONFIG_SYS_PIXIS_VCFGEN0_ENABLE 0x1C
155*4882a593Smuzhiyun #endif
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Tell the PIXIS where to find the COREPLL, MPXPLL, SYSCLK values
158*4882a593Smuzhiyun *
159*4882a593Smuzhiyun * The PIXIS can be programmed to look at either the on-board dip switches
160*4882a593Smuzhiyun * or various other PIXIS registers to determine the values for COREPLL,
161*4882a593Smuzhiyun * MPXPLL, and SYSCLK.
162*4882a593Smuzhiyun *
163*4882a593Smuzhiyun * CONFIG_SYS_PIXIS_VCFGEN0_ENABLE is the value to write to the PIXIS_VCFGEN0
164*4882a593Smuzhiyun * register that tells the pixis to use the various PIXIS register.
165*4882a593Smuzhiyun */
read_from_px_regs(int set)166*4882a593Smuzhiyun static void read_from_px_regs(int set)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun u8 tmp = in_8(pixis_base + PIXIS_VCFGEN0);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (set)
171*4882a593Smuzhiyun tmp = tmp | CONFIG_SYS_PIXIS_VCFGEN0_ENABLE;
172*4882a593Smuzhiyun else
173*4882a593Smuzhiyun tmp = tmp & ~CONFIG_SYS_PIXIS_VCFGEN0_ENABLE;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun out_8(pixis_base + PIXIS_VCFGEN0, tmp);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* CONFIG_SYS_PIXIS_VBOOT_ENABLE is the value to write to the PX_VCFGEN1
179*4882a593Smuzhiyun * register that tells the pixis to use the PX_VBOOT[LBMAP] register.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun #ifndef CONFIG_SYS_PIXIS_VBOOT_ENABLE
182*4882a593Smuzhiyun #define CONFIG_SYS_PIXIS_VBOOT_ENABLE 0x04
183*4882a593Smuzhiyun #endif
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Configure the source of the boot location
186*4882a593Smuzhiyun *
187*4882a593Smuzhiyun * The PIXIS can be programmed to look at either the on-board dip switches
188*4882a593Smuzhiyun * or the PX_VBOOT[LBMAP] register to determine where we should boot.
189*4882a593Smuzhiyun *
190*4882a593Smuzhiyun * If we want to boot from the alternate boot bank, we need to tell the PIXIS
191*4882a593Smuzhiyun * to ignore the on-board dip switches and use the PX_VBOOT[LBMAP] instead.
192*4882a593Smuzhiyun */
read_from_px_regs_altbank(int set)193*4882a593Smuzhiyun static void read_from_px_regs_altbank(int set)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun u8 tmp = in_8(pixis_base + PIXIS_VCFGEN1);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (set)
198*4882a593Smuzhiyun tmp = tmp | CONFIG_SYS_PIXIS_VBOOT_ENABLE;
199*4882a593Smuzhiyun else
200*4882a593Smuzhiyun tmp = tmp & ~CONFIG_SYS_PIXIS_VBOOT_ENABLE;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun out_8(pixis_base + PIXIS_VCFGEN1, tmp);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* CONFIG_SYS_PIXIS_VBOOT_MASK contains the bits to set in VBOOT register that
206*4882a593Smuzhiyun * tells the PIXIS what the alternate flash bank is.
207*4882a593Smuzhiyun *
208*4882a593Smuzhiyun * Note that it's not really a mask. It contains the actual LBMAP bits that
209*4882a593Smuzhiyun * must be set to select the alternate bank. This code assumes that the
210*4882a593Smuzhiyun * primary bank has these bits set to 0, and the alternate bank has these
211*4882a593Smuzhiyun * bits set to 1.
212*4882a593Smuzhiyun */
213*4882a593Smuzhiyun #ifndef CONFIG_SYS_PIXIS_VBOOT_MASK
214*4882a593Smuzhiyun #define CONFIG_SYS_PIXIS_VBOOT_MASK (0x40)
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Tell the PIXIS to boot from the default flash bank
218*4882a593Smuzhiyun *
219*4882a593Smuzhiyun * Program the default flash bank into the VBOOT register. This register is
220*4882a593Smuzhiyun * used only if PX_VCFGEN1[FLASH]=1.
221*4882a593Smuzhiyun */
clear_altbank(void)222*4882a593Smuzhiyun static void clear_altbank(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun clrbits_8(pixis_base + PIXIS_VBOOT, CONFIG_SYS_PIXIS_VBOOT_MASK);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Tell the PIXIS to boot from the alternate flash bank
228*4882a593Smuzhiyun *
229*4882a593Smuzhiyun * Program the alternate flash bank into the VBOOT register. This register is
230*4882a593Smuzhiyun * used only if PX_VCFGEN1[FLASH]=1.
231*4882a593Smuzhiyun */
set_altbank(void)232*4882a593Smuzhiyun static void set_altbank(void)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun setbits_8(pixis_base + PIXIS_VBOOT, CONFIG_SYS_PIXIS_VBOOT_MASK);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Reset the board with watchdog disabled.
238*4882a593Smuzhiyun *
239*4882a593Smuzhiyun * This respects the altbank setting.
240*4882a593Smuzhiyun */
set_px_go(void)241*4882a593Smuzhiyun static void set_px_go(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun /* Disable the VELA sequencer and watchdog */
244*4882a593Smuzhiyun clrbits_8(pixis_base + PIXIS_VCTL, 9);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Reboot by starting the VELA sequencer */
247*4882a593Smuzhiyun setbits_8(pixis_base + PIXIS_VCTL, 0x1);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun while (1);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Reset the board with watchdog enabled.
253*4882a593Smuzhiyun *
254*4882a593Smuzhiyun * This respects the altbank setting.
255*4882a593Smuzhiyun */
set_px_go_with_watchdog(void)256*4882a593Smuzhiyun static void set_px_go_with_watchdog(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun /* Disable the VELA sequencer */
259*4882a593Smuzhiyun clrbits_8(pixis_base + PIXIS_VCTL, 1);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Enable the watchdog and reboot by starting the VELA sequencer */
262*4882a593Smuzhiyun setbits_8(pixis_base + PIXIS_VCTL, 0x9);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun while (1);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Disable the watchdog
268*4882a593Smuzhiyun *
269*4882a593Smuzhiyun */
pixis_disable_watchdog_cmd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])270*4882a593Smuzhiyun static int pixis_disable_watchdog_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
271*4882a593Smuzhiyun char * const argv[])
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun /* Disable the VELA sequencer and the watchdog */
274*4882a593Smuzhiyun clrbits_8(pixis_base + PIXIS_VCTL, 9);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun U_BOOT_CMD(
280*4882a593Smuzhiyun diswd, 1, 0, pixis_disable_watchdog_cmd,
281*4882a593Smuzhiyun "Disable watchdog timer",
282*4882a593Smuzhiyun ""
283*4882a593Smuzhiyun );
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #ifdef CONFIG_PIXIS_SGMII_CMD
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Enable or disable SGMII mode for a TSEC
288*4882a593Smuzhiyun */
pixis_set_sgmii(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])289*4882a593Smuzhiyun static int pixis_set_sgmii(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun int which_tsec = -1;
292*4882a593Smuzhiyun unsigned char mask;
293*4882a593Smuzhiyun unsigned char switch_mask;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if ((argc > 2) && (strcmp(argv[1], "all") != 0))
296*4882a593Smuzhiyun which_tsec = simple_strtoul(argv[1], NULL, 0);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun switch (which_tsec) {
299*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
300*4882a593Smuzhiyun case 1:
301*4882a593Smuzhiyun mask = PIXIS_VSPEED2_TSEC1SER;
302*4882a593Smuzhiyun switch_mask = PIXIS_VCFGEN1_TSEC1SER;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
306*4882a593Smuzhiyun case 2:
307*4882a593Smuzhiyun mask = PIXIS_VSPEED2_TSEC2SER;
308*4882a593Smuzhiyun switch_mask = PIXIS_VCFGEN1_TSEC2SER;
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun #ifdef CONFIG_TSEC3
312*4882a593Smuzhiyun case 3:
313*4882a593Smuzhiyun mask = PIXIS_VSPEED2_TSEC3SER;
314*4882a593Smuzhiyun switch_mask = PIXIS_VCFGEN1_TSEC3SER;
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun #ifdef CONFIG_TSEC4
318*4882a593Smuzhiyun case 4:
319*4882a593Smuzhiyun mask = PIXIS_VSPEED2_TSEC4SER;
320*4882a593Smuzhiyun switch_mask = PIXIS_VCFGEN1_TSEC4SER;
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun #endif
323*4882a593Smuzhiyun default:
324*4882a593Smuzhiyun mask = PIXIS_VSPEED2_MASK;
325*4882a593Smuzhiyun switch_mask = PIXIS_VCFGEN1_MASK;
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Toggle whether the switches or FPGA control the settings */
330*4882a593Smuzhiyun if (!strcmp(argv[argc - 1], "switch"))
331*4882a593Smuzhiyun clrbits_8(pixis_base + PIXIS_VCFGEN1, switch_mask);
332*4882a593Smuzhiyun else
333*4882a593Smuzhiyun setbits_8(pixis_base + PIXIS_VCFGEN1, switch_mask);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* If it's not the switches, enable or disable SGMII, as specified */
336*4882a593Smuzhiyun if (!strcmp(argv[argc - 1], "on"))
337*4882a593Smuzhiyun clrbits_8(pixis_base + PIXIS_VSPEED2, mask);
338*4882a593Smuzhiyun else if (!strcmp(argv[argc - 1], "off"))
339*4882a593Smuzhiyun setbits_8(pixis_base + PIXIS_VSPEED2, mask);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun U_BOOT_CMD(
345*4882a593Smuzhiyun pixis_set_sgmii, CONFIG_SYS_MAXARGS, 1, pixis_set_sgmii,
346*4882a593Smuzhiyun "pixis_set_sgmii"
347*4882a593Smuzhiyun " - Enable or disable SGMII mode for a given TSEC \n",
348*4882a593Smuzhiyun "\npixis_set_sgmii [TSEC num] <on|off|switch>\n"
349*4882a593Smuzhiyun " TSEC num: 1,2,3,4 or 'all'. 'all' is default.\n"
350*4882a593Smuzhiyun " on - enables SGMII\n"
351*4882a593Smuzhiyun " off - disables SGMII\n"
352*4882a593Smuzhiyun " switch - use switch settings"
353*4882a593Smuzhiyun );
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /*
358*4882a593Smuzhiyun * This function takes the non-integral cpu:mpx pll ratio
359*4882a593Smuzhiyun * and converts it to an integer that can be used to assign
360*4882a593Smuzhiyun * FPGA register values.
361*4882a593Smuzhiyun * input: strptr i.e. argv[2]
362*4882a593Smuzhiyun */
strfractoint(char * strptr)363*4882a593Smuzhiyun static unsigned long strfractoint(char *strptr)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun int i, j;
366*4882a593Smuzhiyun int mulconst;
367*4882a593Smuzhiyun int no_dec = 0;
368*4882a593Smuzhiyun unsigned long intval = 0, decval = 0;
369*4882a593Smuzhiyun char intarr[3], decarr[3];
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* Assign the integer part to intarr[]
372*4882a593Smuzhiyun * If there is no decimal point i.e.
373*4882a593Smuzhiyun * if the ratio is an integral value
374*4882a593Smuzhiyun * simply create the intarr.
375*4882a593Smuzhiyun */
376*4882a593Smuzhiyun i = 0;
377*4882a593Smuzhiyun while (strptr[i] != '.') {
378*4882a593Smuzhiyun if (strptr[i] == 0) {
379*4882a593Smuzhiyun no_dec = 1;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun intarr[i] = strptr[i];
383*4882a593Smuzhiyun i++;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun intarr[i] = '\0';
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (no_dec) {
389*4882a593Smuzhiyun /* Currently needed only for single digit corepll ratios */
390*4882a593Smuzhiyun mulconst = 10;
391*4882a593Smuzhiyun decval = 0;
392*4882a593Smuzhiyun } else {
393*4882a593Smuzhiyun j = 0;
394*4882a593Smuzhiyun i++; /* Skipping the decimal point */
395*4882a593Smuzhiyun while ((strptr[i] >= '0') && (strptr[i] <= '9')) {
396*4882a593Smuzhiyun decarr[j] = strptr[i];
397*4882a593Smuzhiyun i++;
398*4882a593Smuzhiyun j++;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun decarr[j] = '\0';
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun mulconst = 1;
404*4882a593Smuzhiyun for (i = 0; i < j; i++)
405*4882a593Smuzhiyun mulconst *= 10;
406*4882a593Smuzhiyun decval = simple_strtoul(decarr, NULL, 10);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun intval = simple_strtoul(intarr, NULL, 10);
410*4882a593Smuzhiyun intval = intval * mulconst;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return intval + decval;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
pixis_reset_cmd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])415*4882a593Smuzhiyun static int pixis_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun unsigned int i;
418*4882a593Smuzhiyun char *p_cf = NULL;
419*4882a593Smuzhiyun char *p_cf_sysclk = NULL;
420*4882a593Smuzhiyun char *p_cf_corepll = NULL;
421*4882a593Smuzhiyun char *p_cf_mpxpll = NULL;
422*4882a593Smuzhiyun char *p_altbank = NULL;
423*4882a593Smuzhiyun char *p_wd = NULL;
424*4882a593Smuzhiyun int unknown_param = 0;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun * No args is a simple reset request.
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun if (argc <= 1) {
430*4882a593Smuzhiyun pixis_reset();
431*4882a593Smuzhiyun /* not reached */
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun for (i = 1; i < argc; i++) {
435*4882a593Smuzhiyun if (strcmp(argv[i], "cf") == 0) {
436*4882a593Smuzhiyun p_cf = argv[i];
437*4882a593Smuzhiyun if (i + 3 >= argc) {
438*4882a593Smuzhiyun break;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun p_cf_sysclk = argv[i+1];
441*4882a593Smuzhiyun p_cf_corepll = argv[i+2];
442*4882a593Smuzhiyun p_cf_mpxpll = argv[i+3];
443*4882a593Smuzhiyun i += 3;
444*4882a593Smuzhiyun continue;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (strcmp(argv[i], "altbank") == 0) {
448*4882a593Smuzhiyun p_altbank = argv[i];
449*4882a593Smuzhiyun continue;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (strcmp(argv[i], "wd") == 0) {
453*4882a593Smuzhiyun p_wd = argv[i];
454*4882a593Smuzhiyun continue;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun unknown_param = 1;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun * Check that cf has all required parms
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun if ((p_cf && !(p_cf_sysclk && p_cf_corepll && p_cf_mpxpll))
464*4882a593Smuzhiyun || unknown_param) {
465*4882a593Smuzhiyun #ifdef CONFIG_SYS_LONGHELP
466*4882a593Smuzhiyun puts(cmdtp->help);
467*4882a593Smuzhiyun putc('\n');
468*4882a593Smuzhiyun #endif
469*4882a593Smuzhiyun return 1;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun * PIXIS seems to be sensitive to the ordering of
474*4882a593Smuzhiyun * the registers that are touched.
475*4882a593Smuzhiyun */
476*4882a593Smuzhiyun read_from_px_regs(0);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (p_altbank)
479*4882a593Smuzhiyun read_from_px_regs_altbank(0);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun clear_altbank();
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /*
484*4882a593Smuzhiyun * Clock configuration specified.
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun if (p_cf) {
487*4882a593Smuzhiyun unsigned long sysclk;
488*4882a593Smuzhiyun unsigned long corepll;
489*4882a593Smuzhiyun unsigned long mpxpll;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun sysclk = simple_strtoul(p_cf_sysclk, NULL, 10);
492*4882a593Smuzhiyun corepll = strfractoint(p_cf_corepll);
493*4882a593Smuzhiyun mpxpll = simple_strtoul(p_cf_mpxpll, NULL, 10);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (!(set_px_sysclk(sysclk)
496*4882a593Smuzhiyun && set_px_corepll(corepll)
497*4882a593Smuzhiyun && set_px_mpxpll(mpxpll))) {
498*4882a593Smuzhiyun #ifdef CONFIG_SYS_LONGHELP
499*4882a593Smuzhiyun puts(cmdtp->help);
500*4882a593Smuzhiyun putc('\n');
501*4882a593Smuzhiyun #endif
502*4882a593Smuzhiyun return 1;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun read_from_px_regs(1);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun * Altbank specified
509*4882a593Smuzhiyun *
510*4882a593Smuzhiyun * NOTE CHANGE IN BEHAVIOR: previous code would default
511*4882a593Smuzhiyun * to enabling watchdog if altbank is specified.
512*4882a593Smuzhiyun * Now the watchdog must be enabled explicitly using 'wd'.
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun if (p_altbank) {
515*4882a593Smuzhiyun set_altbank();
516*4882a593Smuzhiyun read_from_px_regs_altbank(1);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /*
520*4882a593Smuzhiyun * Reset with watchdog specified.
521*4882a593Smuzhiyun */
522*4882a593Smuzhiyun if (p_wd)
523*4882a593Smuzhiyun set_px_go_with_watchdog();
524*4882a593Smuzhiyun else
525*4882a593Smuzhiyun set_px_go();
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun * Shouldn't be reached.
529*4882a593Smuzhiyun */
530*4882a593Smuzhiyun return 0;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun U_BOOT_CMD(
535*4882a593Smuzhiyun pixis_reset, CONFIG_SYS_MAXARGS, 1, pixis_reset_cmd,
536*4882a593Smuzhiyun "Reset the board using the FPGA sequencer",
537*4882a593Smuzhiyun " pixis_reset\n"
538*4882a593Smuzhiyun " pixis_reset [altbank]\n"
539*4882a593Smuzhiyun " pixis_reset altbank wd\n"
540*4882a593Smuzhiyun " pixis_reset altbank cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n"
541*4882a593Smuzhiyun " pixis_reset cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>"
542*4882a593Smuzhiyun );
543