xref: /OK3568_Linux_fs/u-boot/board/freescale/common/idt8t49n222a_serdes_clk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Author: Shaveta Leekha <shaveta@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "idt8t49n222a_serdes_clk.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define DEVICE_ID_REG		0x00
11*4882a593Smuzhiyun 
check_pll_status(u8 idt_addr)12*4882a593Smuzhiyun static int check_pll_status(u8 idt_addr)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun 	u8 val = 0;
15*4882a593Smuzhiyun 	int ret;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun 	ret = i2c_read(idt_addr, 0x17, 1, &val, 1);
18*4882a593Smuzhiyun 	if (ret < 0) {
19*4882a593Smuzhiyun 		printf("IDT:0x%x could not read status register from device.\n",
20*4882a593Smuzhiyun 			idt_addr);
21*4882a593Smuzhiyun 		return ret;
22*4882a593Smuzhiyun 	}
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	if (val & 0x04) {
25*4882a593Smuzhiyun 		debug("idt8t49n222a PLL is LOCKED: %x\n", val);
26*4882a593Smuzhiyun 	} else {
27*4882a593Smuzhiyun 		printf("idt8t49n222a PLL is not LOCKED: %x\n", val);
28*4882a593Smuzhiyun 		return -1;
29*4882a593Smuzhiyun 	}
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	return 0;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
set_serdes_refclk(u8 idt_addr,u8 serdes_num,enum serdes_refclk refclk1,enum serdes_refclk refclk2,u8 feedback)34*4882a593Smuzhiyun int set_serdes_refclk(u8 idt_addr, u8 serdes_num,
35*4882a593Smuzhiyun 			enum serdes_refclk refclk1,
36*4882a593Smuzhiyun 			enum serdes_refclk refclk2, u8 feedback)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	u8 dev_id = 0;
39*4882a593Smuzhiyun 	int i, ret;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	debug("IDT:Configuring idt8t49n222a device at I2C address: 0x%2x\n",
42*4882a593Smuzhiyun 		idt_addr);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	ret = i2c_read(idt_addr, DEVICE_ID_REG, 1, &dev_id, 1);
45*4882a593Smuzhiyun 	if (ret < 0) {
46*4882a593Smuzhiyun 		debug("IDT:0x%x could not read DEV_ID from device.\n",
47*4882a593Smuzhiyun 			idt_addr);
48*4882a593Smuzhiyun 		return ret;
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	if ((dev_id != 0x00) && (dev_id != 0x24) && (dev_id != 0x2a)) {
52*4882a593Smuzhiyun 		debug("IDT: device at address 0x%x is not idt8t49n222a.\n",
53*4882a593Smuzhiyun 			idt_addr);
54*4882a593Smuzhiyun 	}
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	if (serdes_num != 1 && serdes_num != 2) {
57*4882a593Smuzhiyun 		debug("serdes_num should be 1 for SerDes1 and"
58*4882a593Smuzhiyun 			" 2 for SerDes2.\n");
59*4882a593Smuzhiyun 		return -1;
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	if ((refclk1 == SERDES_REFCLK_122_88 && refclk2 != SERDES_REFCLK_122_88)
63*4882a593Smuzhiyun 		|| (refclk1 != SERDES_REFCLK_122_88
64*4882a593Smuzhiyun 			&& refclk2 == SERDES_REFCLK_122_88)) {
65*4882a593Smuzhiyun 		debug("Only one refclk at 122.88MHz is not supported."
66*4882a593Smuzhiyun 			" Please set both refclk1 & refclk2 to 122.88MHz"
67*4882a593Smuzhiyun 			" or both not to 122.88MHz.\n");
68*4882a593Smuzhiyun 		return -1;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if (refclk1 != SERDES_REFCLK_100 && refclk1 != SERDES_REFCLK_122_88
72*4882a593Smuzhiyun 					&& refclk1 != SERDES_REFCLK_125
73*4882a593Smuzhiyun 					&& refclk1 != SERDES_REFCLK_156_25) {
74*4882a593Smuzhiyun 		debug("refclk1 should be 100MHZ, 122.88MHz, 125MHz"
75*4882a593Smuzhiyun 			" or 156.25MHz.\n");
76*4882a593Smuzhiyun 		return -1;
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	if (refclk2 != SERDES_REFCLK_100 && refclk2 != SERDES_REFCLK_122_88
80*4882a593Smuzhiyun 					&& refclk2 != SERDES_REFCLK_125
81*4882a593Smuzhiyun 					&& refclk2 != SERDES_REFCLK_156_25) {
82*4882a593Smuzhiyun 		debug("refclk2 should be 100MHZ, 122.88MHz, 125MHz"
83*4882a593Smuzhiyun 			" or 156.25MHz.\n");
84*4882a593Smuzhiyun 		return -1;
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	if (feedback != 0 && feedback != 1) {
88*4882a593Smuzhiyun 		debug("valid values for feedback are 0(default) or 1.\n");
89*4882a593Smuzhiyun 		return -1;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* Configuring IDT for output refclks as
93*4882a593Smuzhiyun 	 * Refclk1 = 122.88MHz  Refclk2 = 122.88MHz
94*4882a593Smuzhiyun 	 */
95*4882a593Smuzhiyun 	if (refclk1 == SERDES_REFCLK_122_88 &&
96*4882a593Smuzhiyun 			refclk2 == SERDES_REFCLK_122_88) {
97*4882a593Smuzhiyun 		printf("Setting refclk1:122.88 and refclk2:122.88\n");
98*4882a593Smuzhiyun 		for (i = 0; i < NUM_IDT_REGS; i++)
99*4882a593Smuzhiyun 			i2c_reg_write(idt_addr, idt_conf_122_88[i][0],
100*4882a593Smuzhiyun 						idt_conf_122_88[i][1]);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 		if (feedback) {
103*4882a593Smuzhiyun 			for (i = 0; i < NUM_IDT_REGS_FEEDBACK; i++)
104*4882a593Smuzhiyun 				i2c_reg_write(idt_addr,
105*4882a593Smuzhiyun 					idt_conf_122_88_feedback[i][0],
106*4882a593Smuzhiyun 					idt_conf_122_88_feedback[i][1]);
107*4882a593Smuzhiyun 		}
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (refclk1 != SERDES_REFCLK_122_88 &&
111*4882a593Smuzhiyun 			refclk2 != SERDES_REFCLK_122_88) {
112*4882a593Smuzhiyun 		for (i = 0; i < NUM_IDT_REGS; i++)
113*4882a593Smuzhiyun 			i2c_reg_write(idt_addr, idt_conf_not_122_88[i][0],
114*4882a593Smuzhiyun 						idt_conf_not_122_88[i][1]);
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* Configuring IDT for output refclks as
118*4882a593Smuzhiyun 	 * Refclk1 = 100MHz  Refclk2 = 125MHz
119*4882a593Smuzhiyun 	 */
120*4882a593Smuzhiyun 	if (refclk1 == SERDES_REFCLK_100 && refclk2 == SERDES_REFCLK_125) {
121*4882a593Smuzhiyun 		printf("Setting refclk1:100 and refclk2:125\n");
122*4882a593Smuzhiyun 		i2c_reg_write(idt_addr, 0x11, 0x10);
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* Configuring IDT for output refclks as
126*4882a593Smuzhiyun 	 * Refclk1 = 125MHz  Refclk2 = 125MHz
127*4882a593Smuzhiyun 	 */
128*4882a593Smuzhiyun 	if (refclk1 == SERDES_REFCLK_125 && refclk2 == SERDES_REFCLK_125) {
129*4882a593Smuzhiyun 		printf("Setting refclk1:125 and refclk2:125\n");
130*4882a593Smuzhiyun 		i2c_reg_write(idt_addr, 0x10, 0x10);
131*4882a593Smuzhiyun 		i2c_reg_write(idt_addr, 0x11, 0x10);
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Configuring IDT for output refclks as
135*4882a593Smuzhiyun 	 * Refclk1 = 125MHz  Refclk2 = 100MHz
136*4882a593Smuzhiyun 	 */
137*4882a593Smuzhiyun 	if (refclk1 == SERDES_REFCLK_125 && refclk2 == SERDES_REFCLK_100) {
138*4882a593Smuzhiyun 		printf("Setting refclk1:125 and refclk2:100\n");
139*4882a593Smuzhiyun 		i2c_reg_write(idt_addr, 0x10, 0x10);
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Configuring IDT for output refclks as
143*4882a593Smuzhiyun 	 * Refclk1 = 156.25MHz  Refclk2 = 156.25MHz
144*4882a593Smuzhiyun 	 */
145*4882a593Smuzhiyun 	if (refclk1 == SERDES_REFCLK_156_25 &&
146*4882a593Smuzhiyun 			refclk2 == SERDES_REFCLK_156_25) {
147*4882a593Smuzhiyun 		printf("Setting refclk1:156.25 and refclk2:156.25\n");
148*4882a593Smuzhiyun 		for (i = 0; i < NUM_IDT_REGS_156_25; i++)
149*4882a593Smuzhiyun 			i2c_reg_write(idt_addr, idt_conf_156_25[i][0],
150*4882a593Smuzhiyun 						idt_conf_156_25[i][1]);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* Configuring IDT for output refclks as
154*4882a593Smuzhiyun 	 * Refclk1 = 100MHz  Refclk2 = 156.25MHz
155*4882a593Smuzhiyun 	 */
156*4882a593Smuzhiyun 	if (refclk1 == SERDES_REFCLK_100 &&
157*4882a593Smuzhiyun 			refclk2 == SERDES_REFCLK_156_25) {
158*4882a593Smuzhiyun 		printf("Setting refclk1:100 and refclk2:156.25\n");
159*4882a593Smuzhiyun 		for (i = 0; i < NUM_IDT_REGS_156_25; i++)
160*4882a593Smuzhiyun 			i2c_reg_write(idt_addr, idt_conf_100_156_25[i][0],
161*4882a593Smuzhiyun 						idt_conf_100_156_25[i][1]);
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Configuring IDT for output refclks as
165*4882a593Smuzhiyun 	 * Refclk1 = 125MHz  Refclk2 = 156.25MHz
166*4882a593Smuzhiyun 	 */
167*4882a593Smuzhiyun 	if (refclk1 == SERDES_REFCLK_125 &&
168*4882a593Smuzhiyun 			refclk2 == SERDES_REFCLK_156_25) {
169*4882a593Smuzhiyun 		printf("Setting refclk1:125 and refclk2:156.25\n");
170*4882a593Smuzhiyun 		for (i = 0; i < NUM_IDT_REGS_156_25; i++)
171*4882a593Smuzhiyun 			i2c_reg_write(idt_addr, idt_conf_125_156_25[i][0],
172*4882a593Smuzhiyun 						idt_conf_125_156_25[i][1]);
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Configuring IDT for output refclks as
176*4882a593Smuzhiyun 	 * Refclk1 = 156.25MHz  Refclk2 = 100MHz
177*4882a593Smuzhiyun 	 */
178*4882a593Smuzhiyun 	if (refclk1 == SERDES_REFCLK_156_25 &&
179*4882a593Smuzhiyun 			refclk2 == SERDES_REFCLK_100) {
180*4882a593Smuzhiyun 		printf("Setting refclk1:156.25 and refclk2:100\n");
181*4882a593Smuzhiyun 		for (i = 0; i < NUM_IDT_REGS_156_25; i++)
182*4882a593Smuzhiyun 			i2c_reg_write(idt_addr, idt_conf_156_25_100[i][0],
183*4882a593Smuzhiyun 						idt_conf_156_25_100[i][1]);
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Configuring IDT for output refclks as
187*4882a593Smuzhiyun 	 * Refclk1 = 156.25MHz  Refclk2 = 125MHz
188*4882a593Smuzhiyun 	 */
189*4882a593Smuzhiyun 	if (refclk1 == SERDES_REFCLK_156_25 &&
190*4882a593Smuzhiyun 			refclk2 == SERDES_REFCLK_125) {
191*4882a593Smuzhiyun 		printf("Setting refclk1:156.25 and refclk2:125\n");
192*4882a593Smuzhiyun 		for (i = 0; i < NUM_IDT_REGS_156_25; i++)
193*4882a593Smuzhiyun 			i2c_reg_write(idt_addr, idt_conf_156_25_125[i][0],
194*4882a593Smuzhiyun 						idt_conf_156_25_125[i][1]);
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* waiting for maximum of 1 second if PLL doesn'r get locked
198*4882a593Smuzhiyun 	 * initially. then check the status again.
199*4882a593Smuzhiyun 	 */
200*4882a593Smuzhiyun 	if (check_pll_status(idt_addr)) {
201*4882a593Smuzhiyun 		mdelay(1000);
202*4882a593Smuzhiyun 		if (check_pll_status(idt_addr))
203*4882a593Smuzhiyun 			return -1;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return 0;
207*4882a593Smuzhiyun }
208