xref: /OK3568_Linux_fs/u-boot/board/freescale/bsc9132qds/bsc9132qds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/processor.h>
9*4882a593Smuzhiyun #include <asm/mmu.h>
10*4882a593Smuzhiyun #include <asm/cache.h>
11*4882a593Smuzhiyun #include <asm/immap_85xx.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <miiphy.h>
14*4882a593Smuzhiyun #include <linux/libfdt.h>
15*4882a593Smuzhiyun #include <fdt_support.h>
16*4882a593Smuzhiyun #include <fsl_mdio.h>
17*4882a593Smuzhiyun #include <tsec.h>
18*4882a593Smuzhiyun #include <mmc.h>
19*4882a593Smuzhiyun #include <netdev.h>
20*4882a593Smuzhiyun #include <fsl_ifc.h>
21*4882a593Smuzhiyun #include <hwconfig.h>
22*4882a593Smuzhiyun #include <i2c.h>
23*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
24*4882a593Smuzhiyun #include <jffs2/load_kernel.h>
25*4882a593Smuzhiyun #include <mtd_node.h>
26*4882a593Smuzhiyun #include <flash.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #ifdef CONFIG_PCI
29*4882a593Smuzhiyun #include <pci.h>
30*4882a593Smuzhiyun #include <asm/fsl_pci.h>
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "../common/qixis.h"
34*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 
board_early_init_f(void)37*4882a593Smuzhiyun int board_early_init_f(void)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct fsl_ifc ifc = {(void *)CONFIG_SYS_IFC_ADDR, (void *)NULL};
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	setbits_be32(&ifc.gregs->ifc_gcr, 1 << IFC_GCR_TBCTL_TRN_TIME_SHIFT);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	return 0;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
board_config_serdes_mux(void)46*4882a593Smuzhiyun void board_config_serdes_mux(void)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
49*4882a593Smuzhiyun 	u32 pordevsr = in_be32(&gur->pordevsr);
50*4882a593Smuzhiyun 	u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
51*4882a593Smuzhiyun 				MPC85xx_PORDEVSR_IO_SEL_SHIFT;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	switch (srds_cfg) {
54*4882a593Smuzhiyun 	/* PEX(1) PEX(2) CPRI 2 CPRI 1 */
55*4882a593Smuzhiyun 	case  1:
56*4882a593Smuzhiyun 	case  2:
57*4882a593Smuzhiyun 	case  3:
58*4882a593Smuzhiyun 	case  4:
59*4882a593Smuzhiyun 	case  5:
60*4882a593Smuzhiyun 	case 22:
61*4882a593Smuzhiyun 	case 23:
62*4882a593Smuzhiyun 	case 24:
63*4882a593Smuzhiyun 	case 25:
64*4882a593Smuzhiyun 	case 26:
65*4882a593Smuzhiyun 		QIXIS_WRITE_I2C(brdcfg[4], 0x03);
66*4882a593Smuzhiyun 		break;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* PEX(1) PEX(2) SGMII1 CPRI 1 */
69*4882a593Smuzhiyun 	case  6:
70*4882a593Smuzhiyun 	case  7:
71*4882a593Smuzhiyun 	case  8:
72*4882a593Smuzhiyun 	case  9:
73*4882a593Smuzhiyun 	case 10:
74*4882a593Smuzhiyun 	case 27:
75*4882a593Smuzhiyun 	case 28:
76*4882a593Smuzhiyun 	case 29:
77*4882a593Smuzhiyun 	case 30:
78*4882a593Smuzhiyun 	case 31:
79*4882a593Smuzhiyun 		QIXIS_WRITE_I2C(brdcfg[4], 0x01);
80*4882a593Smuzhiyun 		break;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* PEX(1) PEX(2) SGMII1 SGMII2 */
83*4882a593Smuzhiyun 	case 11:
84*4882a593Smuzhiyun 	case 32:
85*4882a593Smuzhiyun 		QIXIS_WRITE_I2C(brdcfg[4], 0x00);
86*4882a593Smuzhiyun 		break;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* PEX(1) SGMII2 CPRI 2 CPRI 1 */
89*4882a593Smuzhiyun 	case 12:
90*4882a593Smuzhiyun 	case 13:
91*4882a593Smuzhiyun 	case 14:
92*4882a593Smuzhiyun 	case 15:
93*4882a593Smuzhiyun 	case 16:
94*4882a593Smuzhiyun 	case 33:
95*4882a593Smuzhiyun 	case 34:
96*4882a593Smuzhiyun 	case 35:
97*4882a593Smuzhiyun 	case 36:
98*4882a593Smuzhiyun 	case 37:
99*4882a593Smuzhiyun 		QIXIS_WRITE_I2C(brdcfg[4], 0x07);
100*4882a593Smuzhiyun 		break;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* PEX(1) SGMII2 SGMII1 CPRI 1 */
103*4882a593Smuzhiyun 	case 17:
104*4882a593Smuzhiyun 	case 18:
105*4882a593Smuzhiyun 	case 19:
106*4882a593Smuzhiyun 	case 20:
107*4882a593Smuzhiyun 	case 21:
108*4882a593Smuzhiyun 	case 38:
109*4882a593Smuzhiyun 	case 39:
110*4882a593Smuzhiyun 	case 40:
111*4882a593Smuzhiyun 	case 41:
112*4882a593Smuzhiyun 	case 42:
113*4882a593Smuzhiyun 		QIXIS_WRITE_I2C(brdcfg[4], 0x05);
114*4882a593Smuzhiyun 		break;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* SGMII1 SGMII2 CPRI 2 CPRI 1 */
117*4882a593Smuzhiyun 	case 43:
118*4882a593Smuzhiyun 	case 44:
119*4882a593Smuzhiyun 	case 45:
120*4882a593Smuzhiyun 	case 46:
121*4882a593Smuzhiyun 	case 47:
122*4882a593Smuzhiyun 		QIXIS_WRITE_I2C(brdcfg[4], 0x0F);
123*4882a593Smuzhiyun 		break;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	default:
127*4882a593Smuzhiyun 		break;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* Configure DSP DDR controller */
dsp_ddr_configure(void)132*4882a593Smuzhiyun void dsp_ddr_configure(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	/*
135*4882a593Smuzhiyun 	 *There are separate DDR-controllers for DSP and PowerPC side DDR.
136*4882a593Smuzhiyun 	 *copy the ddr controller settings from PowerPC side DDR controller
137*4882a593Smuzhiyun 	 *to the DSP DDR controller as connected DDR memories are similar.
138*4882a593Smuzhiyun 	 */
139*4882a593Smuzhiyun 	struct ccsr_ddr __iomem *pa_ddr =
140*4882a593Smuzhiyun 			(struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
141*4882a593Smuzhiyun 	struct ccsr_ddr temp_ddr;
142*4882a593Smuzhiyun 	struct ccsr_ddr __iomem *dsp_ddr =
143*4882a593Smuzhiyun 			(struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DSP_CCSR_DDR_ADDR;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	memcpy(&temp_ddr, pa_ddr, sizeof(struct ccsr_ddr));
146*4882a593Smuzhiyun 	temp_ddr.cs0_bnds = CONFIG_SYS_DDR1_CS0_BNDS;
147*4882a593Smuzhiyun 	temp_ddr.sdram_cfg &= ~SDRAM_CFG_MEM_EN;
148*4882a593Smuzhiyun 	memcpy(dsp_ddr, &temp_ddr, sizeof(struct ccsr_ddr));
149*4882a593Smuzhiyun 	dsp_ddr->sdram_cfg |= SDRAM_CFG_MEM_EN;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
board_early_init_r(void)152*4882a593Smuzhiyun int board_early_init_r(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
155*4882a593Smuzhiyun 	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
156*4882a593Smuzhiyun 	int flash_esel = find_tlb_idx((void *)flashbase, 1);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/*
159*4882a593Smuzhiyun 	 * Remap Boot flash region to caching-inhibited
160*4882a593Smuzhiyun 	 * so that flash can be erased properly.
161*4882a593Smuzhiyun 	 */
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* Flush d-cache and invalidate i-cache of any FLASH data */
164*4882a593Smuzhiyun 	flush_dcache();
165*4882a593Smuzhiyun 	invalidate_icache();
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (flash_esel == -1) {
168*4882a593Smuzhiyun 		/* very unlikely unless something is messed up */
169*4882a593Smuzhiyun 		puts("Error: Could not find TLB for FLASH BASE\n");
170*4882a593Smuzhiyun 		flash_esel = 2;	/* give our best effort to continue */
171*4882a593Smuzhiyun 	} else {
172*4882a593Smuzhiyun 		/* invalidate existing TLB entry for flash */
173*4882a593Smuzhiyun 		disable_tlb(flash_esel);
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
177*4882a593Smuzhiyun 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
178*4882a593Smuzhiyun 			0, flash_esel, BOOKE_PAGESZ_64M, 1);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	set_tlb(1, flashbase + 0x4000000,
181*4882a593Smuzhiyun 			CONFIG_SYS_FLASH_BASE_PHYS + 0x4000000,
182*4882a593Smuzhiyun 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
183*4882a593Smuzhiyun 			0, flash_esel+1, BOOKE_PAGESZ_64M, 1);
184*4882a593Smuzhiyun #endif
185*4882a593Smuzhiyun 	board_config_serdes_mux();
186*4882a593Smuzhiyun 	dsp_ddr_configure();
187*4882a593Smuzhiyun 	return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #ifdef CONFIG_PCI
pci_init_board(void)191*4882a593Smuzhiyun void pci_init_board(void)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	fsl_pcie_init_board(0);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun #endif /* ifdef CONFIG_PCI */
196*4882a593Smuzhiyun 
checkboard(void)197*4882a593Smuzhiyun int checkboard(void)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct cpu_type *cpu;
200*4882a593Smuzhiyun 	u8 sw;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	cpu = gd->arch.cpu;
203*4882a593Smuzhiyun 	printf("Board: %sQDS\n", cpu->name);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x,\n",
206*4882a593Smuzhiyun 	QIXIS_READ(id), QIXIS_READ(arch), QIXIS_READ(scver));
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	sw = QIXIS_READ(brdcfg[0]);
209*4882a593Smuzhiyun 	sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	printf("IFC chip select:");
212*4882a593Smuzhiyun 	switch (sw) {
213*4882a593Smuzhiyun 	case 0:
214*4882a593Smuzhiyun 		printf("NOR\n");
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	case 2:
217*4882a593Smuzhiyun 		printf("Promjet\n");
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	case 4:
220*4882a593Smuzhiyun 		printf("NAND\n");
221*4882a593Smuzhiyun 		break;
222*4882a593Smuzhiyun 	default:
223*4882a593Smuzhiyun 		printf("Invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
224*4882a593Smuzhiyun 		break;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)230*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun #ifdef CONFIG_TSEC_ENET
233*4882a593Smuzhiyun 	struct fsl_pq_mdio_info mdio_info;
234*4882a593Smuzhiyun 	struct tsec_info_struct tsec_info[4];
235*4882a593Smuzhiyun 	int num = 0;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #ifdef CONFIG_TSEC1
238*4882a593Smuzhiyun 	SET_STD_TSEC_INFO(tsec_info[num], 1);
239*4882a593Smuzhiyun 	num++;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #ifdef CONFIG_TSEC2
244*4882a593Smuzhiyun 	SET_STD_TSEC_INFO(tsec_info[num], 2);
245*4882a593Smuzhiyun 	num++;
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
249*4882a593Smuzhiyun 	mdio_info.name = DEFAULT_MII_NAME;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	fsl_pq_mdio_init(bis, &mdio_info);
252*4882a593Smuzhiyun 	tsec_eth_init(bis, tsec_info, num);
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	#ifdef CONFIG_PCI
256*4882a593Smuzhiyun 	pci_eth_init(bis);
257*4882a593Smuzhiyun 	#endif
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define USBMUX_SEL_MASK		0xc0
263*4882a593Smuzhiyun #define USBMUX_SEL_UART2	0xc0
264*4882a593Smuzhiyun #define USBMUX_SEL_USB		0x40
265*4882a593Smuzhiyun #define SPIMUX_SEL_UART3	0x80
266*4882a593Smuzhiyun #define GPS_MUX_SEL_GPS		0x40
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define TSEC_1588_CLKIN_MASK	0x03
269*4882a593Smuzhiyun #define CON_XCVR_REF_CLK	0x00
270*4882a593Smuzhiyun 
misc_init_r(void)271*4882a593Smuzhiyun int misc_init_r(void)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	u8 val;
274*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
275*4882a593Smuzhiyun 	u32 porbmsr = in_be32(&gur->porbmsr);
276*4882a593Smuzhiyun 	u32 romloc = (porbmsr >> MPC85xx_PORBMSR_ROMLOC_SHIFT) & 0xf;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/*Configure 1588 clock-in source from RF Card*/
279*4882a593Smuzhiyun 	val = QIXIS_READ_I2C(brdcfg[5]);
280*4882a593Smuzhiyun 	QIXIS_WRITE_I2C(brdcfg[5],
281*4882a593Smuzhiyun 		(val & ~(TSEC_1588_CLKIN_MASK)) | CON_XCVR_REF_CLK);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (hwconfig("uart2") && hwconfig("usb1")) {
284*4882a593Smuzhiyun 		printf("UART2 and USB cannot work together on the board\n");
285*4882a593Smuzhiyun 		printf("Remove one from hwconfig and reset\n");
286*4882a593Smuzhiyun 	} else {
287*4882a593Smuzhiyun 		if (hwconfig("uart2")) {
288*4882a593Smuzhiyun 			val = QIXIS_READ_I2C(brdcfg[5]);
289*4882a593Smuzhiyun 			QIXIS_WRITE_I2C(brdcfg[5],
290*4882a593Smuzhiyun 				(val & ~(USBMUX_SEL_MASK)) | USBMUX_SEL_UART2);
291*4882a593Smuzhiyun 			clrbits_be32(&gur->pmuxcr3,
292*4882a593Smuzhiyun 						MPC85xx_PMUXCR3_USB_SEL_MASK);
293*4882a593Smuzhiyun 			setbits_be32(&gur->pmuxcr3, MPC85xx_PMUXCR3_UART2_SEL);
294*4882a593Smuzhiyun 		} else {
295*4882a593Smuzhiyun 			/* By default USB should be selected.
296*4882a593Smuzhiyun 			* Programming FPGA to select USB. */
297*4882a593Smuzhiyun 			val = QIXIS_READ_I2C(brdcfg[5]);
298*4882a593Smuzhiyun 			QIXIS_WRITE_I2C(brdcfg[5],
299*4882a593Smuzhiyun 				(val & ~(USBMUX_SEL_MASK)) | USBMUX_SEL_USB);
300*4882a593Smuzhiyun 		}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (hwconfig("sim")) {
305*4882a593Smuzhiyun 		if (romloc == PORBMSR_ROMLOC_NAND_2K ||
306*4882a593Smuzhiyun 			romloc == PORBMSR_ROMLOC_NOR ||
307*4882a593Smuzhiyun 			romloc == PORBMSR_ROMLOC_SPI) {
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 			val = QIXIS_READ_I2C(brdcfg[3]);
310*4882a593Smuzhiyun 			QIXIS_WRITE_I2C(brdcfg[3], val|0x10);
311*4882a593Smuzhiyun 			clrbits_be32(&gur->pmuxcr,
312*4882a593Smuzhiyun 				MPC85xx_PMUXCR0_SIM_SEL_MASK);
313*4882a593Smuzhiyun 			setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR0_SIM_SEL);
314*4882a593Smuzhiyun 		}
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (hwconfig("uart3")) {
318*4882a593Smuzhiyun 		if (romloc == PORBMSR_ROMLOC_NAND_2K ||
319*4882a593Smuzhiyun 			romloc == PORBMSR_ROMLOC_NOR ||
320*4882a593Smuzhiyun 			romloc == PORBMSR_ROMLOC_SDHC) {
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 			/* UART3 and SPI1 (Flashes) are muxed together */
323*4882a593Smuzhiyun 			val = QIXIS_READ_I2C(brdcfg[3]);
324*4882a593Smuzhiyun 			QIXIS_WRITE_I2C(brdcfg[3], (val | SPIMUX_SEL_UART3));
325*4882a593Smuzhiyun 			clrbits_be32(&gur->pmuxcr3,
326*4882a593Smuzhiyun 						MPC85xx_PMUXCR3_UART3_SEL_MASK);
327*4882a593Smuzhiyun 			setbits_be32(&gur->pmuxcr3, MPC85xx_PMUXCR3_UART3_SEL);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 			/* MUX to select UART3 connection to J24 header
330*4882a593Smuzhiyun 			 * or to GPS */
331*4882a593Smuzhiyun 			val = QIXIS_READ_I2C(brdcfg[6]);
332*4882a593Smuzhiyun 			if (hwconfig("gps"))
333*4882a593Smuzhiyun 				QIXIS_WRITE_I2C(brdcfg[6],
334*4882a593Smuzhiyun 						(val | GPS_MUX_SEL_GPS));
335*4882a593Smuzhiyun 			else
336*4882a593Smuzhiyun 				QIXIS_WRITE_I2C(brdcfg[6],
337*4882a593Smuzhiyun 						(val & ~(GPS_MUX_SEL_GPS)));
338*4882a593Smuzhiyun 		}
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 	return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
fdt_del_node_compat(void * blob,const char * compatible)343*4882a593Smuzhiyun void fdt_del_node_compat(void *blob, const char *compatible)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	int err;
346*4882a593Smuzhiyun 	int off = fdt_node_offset_by_compatible(blob, -1, compatible);
347*4882a593Smuzhiyun 	if (off < 0) {
348*4882a593Smuzhiyun 		printf("WARNING: could not find compatible node %s: %s.\n",
349*4882a593Smuzhiyun 			compatible, fdt_strerror(off));
350*4882a593Smuzhiyun 		return;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 	err = fdt_del_node(blob, off);
353*4882a593Smuzhiyun 	if (err < 0) {
354*4882a593Smuzhiyun 		printf("WARNING: could not remove %s: %s.\n",
355*4882a593Smuzhiyun 			compatible, fdt_strerror(err));
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
360*4882a593Smuzhiyun #ifdef CONFIG_FDT_FIXUP_PARTITIONS
361*4882a593Smuzhiyun struct node_info nodes[] = {
362*4882a593Smuzhiyun 	{ "cfi-flash",			MTD_DEV_TYPE_NOR,  },
363*4882a593Smuzhiyun 	{ "fsl,ifc-nand",		MTD_DEV_TYPE_NAND, },
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun #endif
ft_board_setup(void * blob,bd_t * bd)366*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	phys_addr_t base;
369*4882a593Smuzhiyun 	phys_size_t size;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	base = env_get_bootm_low();
374*4882a593Smuzhiyun 	size = env_get_bootm_size();
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	#if defined(CONFIG_PCI)
377*4882a593Smuzhiyun 	FT_FSL_PCI_SETUP;
378*4882a593Smuzhiyun 	#endif
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	fdt_fixup_memory(blob, (u64)base, (u64)size);
381*4882a593Smuzhiyun #ifdef CONFIG_FDT_FIXUP_PARTITIONS
382*4882a593Smuzhiyun 	fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
383*4882a593Smuzhiyun #endif
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
386*4882a593Smuzhiyun 	u32 porbmsr = in_be32(&gur->porbmsr);
387*4882a593Smuzhiyun 	u32 romloc = (porbmsr >> MPC85xx_PORBMSR_ROMLOC_SHIFT) & 0xf;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	if (!(hwconfig("uart2") && hwconfig("usb1"))) {
390*4882a593Smuzhiyun 		/* If uart2 is there in hwconfig remove usb node from
391*4882a593Smuzhiyun 		 *  device tree */
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		if (hwconfig("uart2")) {
394*4882a593Smuzhiyun 			/* remove dts usb node */
395*4882a593Smuzhiyun 			fdt_del_node_compat(blob, "fsl-usb2-dr");
396*4882a593Smuzhiyun 		} else {
397*4882a593Smuzhiyun 			fsl_fdt_fixup_dr_usb(blob, bd);
398*4882a593Smuzhiyun 			fdt_del_node_and_alias(blob, "serial2");
399*4882a593Smuzhiyun 		}
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (hwconfig("uart3")) {
403*4882a593Smuzhiyun 		if (romloc == PORBMSR_ROMLOC_NAND_2K ||
404*4882a593Smuzhiyun 			romloc == PORBMSR_ROMLOC_NOR ||
405*4882a593Smuzhiyun 			romloc == PORBMSR_ROMLOC_SDHC)
406*4882a593Smuzhiyun 			/* Delete SPI node from the device tree */
407*4882a593Smuzhiyun 				fdt_del_node_and_alias(blob, "spi1");
408*4882a593Smuzhiyun 	} else
409*4882a593Smuzhiyun 		fdt_del_node_and_alias(blob, "serial3");
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (hwconfig("sim")) {
412*4882a593Smuzhiyun 		if (romloc == PORBMSR_ROMLOC_NAND_2K ||
413*4882a593Smuzhiyun 			romloc == PORBMSR_ROMLOC_NOR ||
414*4882a593Smuzhiyun 			romloc == PORBMSR_ROMLOC_SPI) {
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 			/* remove dts sdhc node */
417*4882a593Smuzhiyun 			fdt_del_node_compat(blob, "fsl,esdhc");
418*4882a593Smuzhiyun 		} else if (romloc == PORBMSR_ROMLOC_SDHC) {
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 			/* remove dts sim node */
421*4882a593Smuzhiyun 			fdt_del_node_compat(blob, "fsl,sim-v1.0");
422*4882a593Smuzhiyun 			printf("SIM & SDHC can't work together on the board");
423*4882a593Smuzhiyun 			printf("\nRemove sim from hwconfig and reset\n");
424*4882a593Smuzhiyun 		}
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	return 0;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun #endif
430