xref: /OK3568_Linux_fs/u-boot/board/freescale/b4860qds/tlb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/mmu.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun struct fsl_e_tlb_entry tlb_table[] = {
11*4882a593Smuzhiyun 	/* TLB 0 - for temp stack in cache */
12*4882a593Smuzhiyun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
13*4882a593Smuzhiyun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS,
14*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
15*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 0),
16*4882a593Smuzhiyun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
17*4882a593Smuzhiyun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
18*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
19*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 0),
20*4882a593Smuzhiyun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
21*4882a593Smuzhiyun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
22*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
23*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 0),
24*4882a593Smuzhiyun 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
25*4882a593Smuzhiyun 		      CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
26*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
27*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 0),
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	/* TLB 1 */
30*4882a593Smuzhiyun 	/* *I*** - Covers boot page */
31*4882a593Smuzhiyun #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
32*4882a593Smuzhiyun 	/*
33*4882a593Smuzhiyun 	 * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
34*4882a593Smuzhiyun 	 * SRAM is at 0xfff00000, it covered the 0xfffff000.
35*4882a593Smuzhiyun 	 */
36*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
37*4882a593Smuzhiyun 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
38*4882a593Smuzhiyun 			0, 0, BOOKE_PAGESZ_1M, 1),
39*4882a593Smuzhiyun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
40*4882a593Smuzhiyun 	/*
41*4882a593Smuzhiyun 	 * SRIO_PCIE_BOOT-SLAVE. When slave boot, the address of the
42*4882a593Smuzhiyun 	 * space is at 0xfff00000, it covered the 0xfffff000.
43*4882a593Smuzhiyun 	 */
44*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR,
45*4882a593Smuzhiyun 		      CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS,
46*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
47*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_1M, 1),
48*4882a593Smuzhiyun #else
49*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
50*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
51*4882a593Smuzhiyun 		      0, 0, BOOKE_PAGESZ_4K, 1),
52*4882a593Smuzhiyun #endif
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* *I*G* - CCSRBAR */
55*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
56*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
57*4882a593Smuzhiyun 		      0, 1, BOOKE_PAGESZ_16M, 1),
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* *I*G* - Flash, localbus */
60*4882a593Smuzhiyun 	/* This will be changed to *I*G* after relocation to RAM. */
61*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
62*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
63*4882a593Smuzhiyun 		      0, 2, BOOKE_PAGESZ_256M, 1),
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
66*4882a593Smuzhiyun 	/* *I*G* - PCI */
67*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
68*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
69*4882a593Smuzhiyun 		      0, 3, BOOKE_PAGESZ_256M, 1),
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x10000000,
72*4882a593Smuzhiyun 		      CONFIG_SYS_PCIE1_MEM_PHYS + 0x10000000,
73*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
74*4882a593Smuzhiyun 		      0, 4, BOOKE_PAGESZ_256M, 1),
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* *I*G* - PCI I/O */
77*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
78*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
79*4882a593Smuzhiyun 		      0, 5, BOOKE_PAGESZ_64K, 1),
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Bman/Qman */
82*4882a593Smuzhiyun #ifdef CONFIG_SYS_BMAN_MEM_PHYS
83*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
84*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
85*4882a593Smuzhiyun 		      0, 6, BOOKE_PAGESZ_16M, 1),
86*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
87*4882a593Smuzhiyun 		      CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
88*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
89*4882a593Smuzhiyun 		      0, 7, BOOKE_PAGESZ_16M, 1),
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun #ifdef CONFIG_SYS_QMAN_MEM_PHYS
92*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
93*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
94*4882a593Smuzhiyun 		      0, 8, BOOKE_PAGESZ_16M, 1),
95*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
96*4882a593Smuzhiyun 		      CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
97*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
98*4882a593Smuzhiyun 		      0, 9, BOOKE_PAGESZ_16M, 1),
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun #ifdef CONFIG_SYS_DCSRBAR_PHYS
102*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
103*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
104*4882a593Smuzhiyun 		      0, 10, BOOKE_PAGESZ_32M, 1),
105*4882a593Smuzhiyun #endif
106*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_BASE
107*4882a593Smuzhiyun 	/*
108*4882a593Smuzhiyun 	 * *I*G - NAND
109*4882a593Smuzhiyun 	 */
110*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
111*4882a593Smuzhiyun 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
112*4882a593Smuzhiyun 			0, 11, BOOKE_PAGESZ_64K, 1),
113*4882a593Smuzhiyun #endif
114*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, QIXIS_BASE, QIXIS_BASE_PHYS,
115*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
116*4882a593Smuzhiyun 		      0, 12, BOOKE_PAGESZ_4K, 1),
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/*
119*4882a593Smuzhiyun 	 * *I*G - SRIO
120*4882a593Smuzhiyun 	 * entry 14 and 15 has been used hard coded, they will be disabled
121*4882a593Smuzhiyun 	 * in cpu_init_f, so we use entry 16 for SRIO2.
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
124*4882a593Smuzhiyun #ifdef CONFIG_SYS_SRIO1_MEM_PHYS
125*4882a593Smuzhiyun 	/* *I*G* - SRIO1 */
126*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_SRIO1_MEM_VIRT, CONFIG_SYS_SRIO1_MEM_PHYS,
127*4882a593Smuzhiyun 		MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
128*4882a593Smuzhiyun 		      0, 13, BOOKE_PAGESZ_256M, 1),
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun #ifdef CONFIG_SYS_SRIO2_MEM_PHYS
131*4882a593Smuzhiyun 	/* *I*G* - SRIO2 */
132*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_SRIO2_MEM_VIRT, CONFIG_SYS_SRIO2_MEM_PHYS,
133*4882a593Smuzhiyun 		MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
134*4882a593Smuzhiyun 		      0, 16, BOOKE_PAGESZ_256M, 1),
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
137*4882a593Smuzhiyun 	/*
138*4882a593Smuzhiyun 	 * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for
139*4882a593Smuzhiyun 	 * fetching ucode and ENV from master
140*4882a593Smuzhiyun 	 */
141*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR,
142*4882a593Smuzhiyun 		      CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS,
143*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
144*4882a593Smuzhiyun 		      0, 17, BOOKE_PAGESZ_1M, 1),
145*4882a593Smuzhiyun #endif
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD)
149*4882a593Smuzhiyun 	SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
150*4882a593Smuzhiyun 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
151*4882a593Smuzhiyun 		      0, 17, BOOKE_PAGESZ_2G, 1)
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun int num_tlb_entries = ARRAY_SIZE(tlb_table);
156