xref: /OK3568_Linux_fs/u-boot/board/freescale/b4860qds/eth_b4860qds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Author: Sandeep Kumar Singh <sandeep@freescale.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /* This file is based on board/freescale/corenet_ds/eth_superhydra.c */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * This file handles the board muxing between the Fman Ethernet MACs and
12*4882a593Smuzhiyun  * the RGMII/SGMII/XGMII PHYs on a Freescale B4860 "Centaur". The SGMII
13*4882a593Smuzhiyun  * PHYs are the two on-board 1Gb ports. There are no RGMII PHY on board.
14*4882a593Smuzhiyun  * The 10Gb XGMII PHY is provided via the XAUI riser card. There is only
15*4882a593Smuzhiyun  * one Fman device on B4860. The SERDES configuration is used to determine
16*4882a593Smuzhiyun  * where the SGMII and XAUI cards exist, and also which Fman MACs are routed
17*4882a593Smuzhiyun  * to which PHYs. So for a given Fman MAC, there is one and only PHY it
18*4882a593Smuzhiyun  * connects to. MACs cannot be routed to PHYs dynamically. This configuration
19*4882a593Smuzhiyun  * is done at boot time by reading SERDES protocol from RCW.
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <common.h>
23*4882a593Smuzhiyun #include <netdev.h>
24*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
25*4882a593Smuzhiyun #include <fm_eth.h>
26*4882a593Smuzhiyun #include <fsl_mdio.h>
27*4882a593Smuzhiyun #include <malloc.h>
28*4882a593Smuzhiyun #include <fdt_support.h>
29*4882a593Smuzhiyun #include <fsl_dtsec.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "../common/ngpixis.h"
32*4882a593Smuzhiyun #include "../common/fman.h"
33*4882a593Smuzhiyun #include "../common/qixis.h"
34*4882a593Smuzhiyun #include "b4860qds_qixis.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define EMI_NONE       0xFFFFFFFF
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun  * Mapping of all 16 SERDES lanes to board slots. A value n(>0) will mean that
42*4882a593Smuzhiyun  * lane at index is mapped to slot number n. A value of '0' will mean
43*4882a593Smuzhiyun  * that the mapping must be determined dynamically, or that the lane maps to
44*4882a593Smuzhiyun  * something other than a board slot
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun static u8 lane_to_slot[] = {
47*4882a593Smuzhiyun 	0, 0, 0, 0,
48*4882a593Smuzhiyun 	0, 0, 0, 0,
49*4882a593Smuzhiyun 	1, 1, 1, 1,
50*4882a593Smuzhiyun 	0, 0, 0, 0
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * This function initializes the lane_to_slot[] array. It reads RCW to check
55*4882a593Smuzhiyun  * if Serdes2{E,F,G,H} is configured as slot 2 or as SFP and initializes
56*4882a593Smuzhiyun  * lane_to_slot[] accordingly
57*4882a593Smuzhiyun  */
initialize_lane_to_slot(void)58*4882a593Smuzhiyun static void initialize_lane_to_slot(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	unsigned int  serdes2_prtcl;
61*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
62*4882a593Smuzhiyun 	serdes2_prtcl = in_be32(&gur->rcwsr[4]) &
63*4882a593Smuzhiyun 		FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
64*4882a593Smuzhiyun 	serdes2_prtcl >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
65*4882a593Smuzhiyun 	debug("Initializing lane to slot: Serdes2 protocol: %x\n",
66*4882a593Smuzhiyun 			serdes2_prtcl);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	switch (serdes2_prtcl) {
69*4882a593Smuzhiyun 	case 0x17:
70*4882a593Smuzhiyun 	case 0x18:
71*4882a593Smuzhiyun 		/*
72*4882a593Smuzhiyun 		 * Configuration:
73*4882a593Smuzhiyun 		 * SERDES: 2
74*4882a593Smuzhiyun 		 * Lanes: A,B,C,D: SGMII
75*4882a593Smuzhiyun 		 * Lanes: E,F: Aur
76*4882a593Smuzhiyun 		 * Lanes: G,H: SRIO
77*4882a593Smuzhiyun 		 */
78*4882a593Smuzhiyun 	case 0x91:
79*4882a593Smuzhiyun 		/*
80*4882a593Smuzhiyun 		 * Configuration:
81*4882a593Smuzhiyun 		 * SERDES: 2
82*4882a593Smuzhiyun 		 * Lanes: A,B: SGMII
83*4882a593Smuzhiyun 		 * Lanes: C,D: SRIO2
84*4882a593Smuzhiyun 		 * Lanes: E,F,G,H: XAUI2
85*4882a593Smuzhiyun 		 */
86*4882a593Smuzhiyun 	case 0x93:
87*4882a593Smuzhiyun 		/*
88*4882a593Smuzhiyun 		 * Configuration:
89*4882a593Smuzhiyun 		 * SERDES: 2
90*4882a593Smuzhiyun 		 * Lanes: A,B,C,D: SGMII
91*4882a593Smuzhiyun 		 * Lanes: E,F,G,H: XAUI2
92*4882a593Smuzhiyun 		 */
93*4882a593Smuzhiyun 	case 0x98:
94*4882a593Smuzhiyun 		/*
95*4882a593Smuzhiyun 		 * Configuration:
96*4882a593Smuzhiyun 		 * SERDES: 2
97*4882a593Smuzhiyun 		 * Lanes: A,B,C,D: XAUI2
98*4882a593Smuzhiyun 		 * Lanes: E,F,G,H: XAUI2
99*4882a593Smuzhiyun 		 */
100*4882a593Smuzhiyun 	case 0x9a:
101*4882a593Smuzhiyun 		/*
102*4882a593Smuzhiyun 		 * Configuration:
103*4882a593Smuzhiyun 		 * SERDES: 2
104*4882a593Smuzhiyun 		 * Lanes: A,B: PCI
105*4882a593Smuzhiyun 		 * Lanes: C,D: SGMII
106*4882a593Smuzhiyun 		 * Lanes: E,F,G,H: XAUI2
107*4882a593Smuzhiyun 		 */
108*4882a593Smuzhiyun 	case 0x9e:
109*4882a593Smuzhiyun 		/*
110*4882a593Smuzhiyun 		 * Configuration:
111*4882a593Smuzhiyun 		 * SERDES: 2
112*4882a593Smuzhiyun 		 * Lanes: A,B,C,D: PCI
113*4882a593Smuzhiyun 		 * Lanes: E,F,G,H: XAUI2
114*4882a593Smuzhiyun 		 */
115*4882a593Smuzhiyun 	case 0xb1:
116*4882a593Smuzhiyun 	case 0xb2:
117*4882a593Smuzhiyun 	case 0x8c:
118*4882a593Smuzhiyun 	case 0x8d:
119*4882a593Smuzhiyun 		/*
120*4882a593Smuzhiyun 		 * Configuration:
121*4882a593Smuzhiyun 		 * SERDES: 2
122*4882a593Smuzhiyun 		 * Lanes: A,B,C,D: PCI
123*4882a593Smuzhiyun 		 * Lanes: E,F: SGMII 3&4
124*4882a593Smuzhiyun 		 * Lanes: G,H: XFI
125*4882a593Smuzhiyun 		 */
126*4882a593Smuzhiyun 	case 0xc2:
127*4882a593Smuzhiyun 		/*
128*4882a593Smuzhiyun 		 * Configuration:
129*4882a593Smuzhiyun 		 * SERDES: 2
130*4882a593Smuzhiyun 		 * Lanes: A,B: SGMII
131*4882a593Smuzhiyun 		 * Lanes: C,D: SRIO2
132*4882a593Smuzhiyun 		 * Lanes: E,F,G,H: XAUI2
133*4882a593Smuzhiyun 		 */
134*4882a593Smuzhiyun 		lane_to_slot[12] = 2;
135*4882a593Smuzhiyun 		lane_to_slot[13] = lane_to_slot[12];
136*4882a593Smuzhiyun 		lane_to_slot[14] = lane_to_slot[12];
137*4882a593Smuzhiyun 		lane_to_slot[15] = lane_to_slot[12];
138*4882a593Smuzhiyun 		break;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	default:
141*4882a593Smuzhiyun 		printf("Fman: Unsupported SerDes2 Protocol 0x%02x\n",
142*4882a593Smuzhiyun 				serdes2_prtcl);
143*4882a593Smuzhiyun 			break;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	return;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #endif /* #ifdef CONFIG_FMAN_ENET */
149*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)150*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
153*4882a593Smuzhiyun 	struct memac_mdio_info memac_mdio_info;
154*4882a593Smuzhiyun 	struct memac_mdio_info tg_memac_mdio_info;
155*4882a593Smuzhiyun 	unsigned int i;
156*4882a593Smuzhiyun 	unsigned int  serdes1_prtcl, serdes2_prtcl;
157*4882a593Smuzhiyun 	int qsgmii;
158*4882a593Smuzhiyun 	struct mii_dev *bus;
159*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
160*4882a593Smuzhiyun 	serdes1_prtcl = in_be32(&gur->rcwsr[4]) &
161*4882a593Smuzhiyun 		FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
162*4882a593Smuzhiyun 	if (!serdes1_prtcl) {
163*4882a593Smuzhiyun 		printf("SERDES1 is not enabled\n");
164*4882a593Smuzhiyun 		return 0;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 	serdes1_prtcl >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
167*4882a593Smuzhiyun 	debug("Using SERDES1 Protocol: 0x%x:\n", serdes1_prtcl);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	serdes2_prtcl = in_be32(&gur->rcwsr[4]) &
170*4882a593Smuzhiyun 		FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
171*4882a593Smuzhiyun 	if (!serdes2_prtcl) {
172*4882a593Smuzhiyun 		printf("SERDES2 is not enabled\n");
173*4882a593Smuzhiyun 		return 0;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 	serdes2_prtcl >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
176*4882a593Smuzhiyun 	debug("Using SERDES2 Protocol: 0x%x:\n", serdes2_prtcl);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	printf("Initializing Fman\n");
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	initialize_lane_to_slot();
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	memac_mdio_info.regs =
183*4882a593Smuzhiyun 		(struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
184*4882a593Smuzhiyun 	memac_mdio_info.name = DEFAULT_FM_MDIO_NAME;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Register the real 1G MDIO bus */
187*4882a593Smuzhiyun 	fm_memac_mdio_init(bis, &memac_mdio_info);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	tg_memac_mdio_info.regs =
190*4882a593Smuzhiyun 		(struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
191*4882a593Smuzhiyun 	tg_memac_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Register the real 10G MDIO bus */
194*4882a593Smuzhiyun 	fm_memac_mdio_init(bis, &tg_memac_mdio_info);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/*
197*4882a593Smuzhiyun 	 * Program the two on board DTSEC PHY addresses assuming that they are
198*4882a593Smuzhiyun 	 * all SGMII. RGMII is not supported on this board. Setting SGMII 5 and
199*4882a593Smuzhiyun 	 * 6 to on board SGMII phys
200*4882a593Smuzhiyun 	 */
201*4882a593Smuzhiyun 	fm_info_set_phy_address(FM1_DTSEC5, CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR);
202*4882a593Smuzhiyun 	fm_info_set_phy_address(FM1_DTSEC6, CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	switch (serdes1_prtcl) {
205*4882a593Smuzhiyun 	case 0x29:
206*4882a593Smuzhiyun 	case 0x2a:
207*4882a593Smuzhiyun 		/* Serdes 1: A-B SGMII, Configuring DTSEC 5 and 6 */
208*4882a593Smuzhiyun 		debug("Set phy addresses for FM1_DTSEC5:%x, FM1_DTSEC6:%x\n",
209*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR,
210*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR);
211*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC5,
212*4882a593Smuzhiyun 				CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR);
213*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC6,
214*4882a593Smuzhiyun 				CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR);
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun #ifdef CONFIG_ARCH_B4420
217*4882a593Smuzhiyun 	case 0x17:
218*4882a593Smuzhiyun 	case 0x18:
219*4882a593Smuzhiyun 		/* Serdes 1: A-D SGMII, Configuring on board dual SGMII Phy */
220*4882a593Smuzhiyun 		debug("Set phy addresses for FM1_DTSEC3:%x, FM1_DTSEC4:%x\n",
221*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR,
222*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR);
223*4882a593Smuzhiyun 		/* Fixing Serdes clock by programming FPGA register */
224*4882a593Smuzhiyun 		QIXIS_WRITE(brdcfg[4], QIXIS_SRDS1CLK_125);
225*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC3,
226*4882a593Smuzhiyun 				CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR);
227*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC4,
228*4882a593Smuzhiyun 				CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR);
229*4882a593Smuzhiyun 		break;
230*4882a593Smuzhiyun #endif
231*4882a593Smuzhiyun 	default:
232*4882a593Smuzhiyun 		printf("Fman:  Unsupported SerDes1 Protocol 0x%02x\n",
233*4882a593Smuzhiyun 				serdes1_prtcl);
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 	switch (serdes2_prtcl) {
237*4882a593Smuzhiyun 	case 0x17:
238*4882a593Smuzhiyun 	case 0x18:
239*4882a593Smuzhiyun 		debug("Set phy address on SGMII Riser for FM1_DTSEC1:%x\n",
240*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR);
241*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC1,
242*4882a593Smuzhiyun 				CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR);
243*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC2,
244*4882a593Smuzhiyun 				CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR);
245*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC3,
246*4882a593Smuzhiyun 				CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR);
247*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC4,
248*4882a593Smuzhiyun 				CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR);
249*4882a593Smuzhiyun 		break;
250*4882a593Smuzhiyun 	case 0x48:
251*4882a593Smuzhiyun 	case 0x49:
252*4882a593Smuzhiyun 		debug("Set phy address on SGMII Riser for FM1_DTSEC1:%x\n",
253*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR);
254*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC1,
255*4882a593Smuzhiyun 				CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR);
256*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC2,
257*4882a593Smuzhiyun 				CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR);
258*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC3,
259*4882a593Smuzhiyun 				CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR);
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 	case 0xb1:
262*4882a593Smuzhiyun 	case 0xb2:
263*4882a593Smuzhiyun 	case 0x8c:
264*4882a593Smuzhiyun 	case 0x8d:
265*4882a593Smuzhiyun 		debug("Set phy addresses on SGMII Riser for FM1_DTSEC1:%x\n",
266*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR);
267*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC3,
268*4882a593Smuzhiyun 				CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR);
269*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_DTSEC4,
270*4882a593Smuzhiyun 				CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR);
271*4882a593Smuzhiyun 		/*
272*4882a593Smuzhiyun 		 * XFI does not need a PHY to work, but to make U-Boot
273*4882a593Smuzhiyun 		 * happy, assign a fake PHY address for a XFI port.
274*4882a593Smuzhiyun 		 */
275*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_10GEC1, 0);
276*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_10GEC2, 1);
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 	case 0x98:
279*4882a593Smuzhiyun 		/* XAUI in Slot1 and Slot2 */
280*4882a593Smuzhiyun 		debug("Set phy address of AMC2PEX-2S for FM1_10GEC1:%x\n",
281*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_10GEC1_PHY_ADDR);
282*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_10GEC1,
283*4882a593Smuzhiyun 					CONFIG_SYS_FM1_10GEC1_PHY_ADDR);
284*4882a593Smuzhiyun 		debug("Set phy address of AMC2PEX-2S for FM1_10GEC2:%x\n",
285*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_10GEC2_PHY_ADDR);
286*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_10GEC2,
287*4882a593Smuzhiyun 					CONFIG_SYS_FM1_10GEC2_PHY_ADDR);
288*4882a593Smuzhiyun 		break;
289*4882a593Smuzhiyun 	case 0x9E:
290*4882a593Smuzhiyun 		/* XAUI in Slot2 */
291*4882a593Smuzhiyun 		debug("Sett phy address of AMC2PEX-2S for FM1_10GEC2:%x\n",
292*4882a593Smuzhiyun 		      CONFIG_SYS_FM1_10GEC2_PHY_ADDR);
293*4882a593Smuzhiyun 		fm_info_set_phy_address(FM1_10GEC2,
294*4882a593Smuzhiyun 					CONFIG_SYS_FM1_10GEC2_PHY_ADDR);
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	default:
297*4882a593Smuzhiyun 		printf("Fman:  Unsupported SerDes2 Protocol 0x%02x\n",
298*4882a593Smuzhiyun 				serdes2_prtcl);
299*4882a593Smuzhiyun 		break;
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/*set PHY address for QSGMII Riser Card on slot2*/
303*4882a593Smuzhiyun 	bus = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
304*4882a593Smuzhiyun 	qsgmii = is_qsgmii_riser_card(bus, PHY_BASE_ADDR, PORT_NUM, REGNUM);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (qsgmii) {
307*4882a593Smuzhiyun 		switch (serdes2_prtcl) {
308*4882a593Smuzhiyun 		case 0xb2:
309*4882a593Smuzhiyun 		case 0x8d:
310*4882a593Smuzhiyun 			fm_info_set_phy_address(FM1_DTSEC3, PHY_BASE_ADDR);
311*4882a593Smuzhiyun 			fm_info_set_phy_address(FM1_DTSEC4, PHY_BASE_ADDR + 1);
312*4882a593Smuzhiyun 			break;
313*4882a593Smuzhiyun 		default:
314*4882a593Smuzhiyun 			break;
315*4882a593Smuzhiyun 		}
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
319*4882a593Smuzhiyun 		int idx = i - FM1_DTSEC1;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 		switch (fm_info_get_enet_if(i)) {
322*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_SGMII:
323*4882a593Smuzhiyun 			fm_info_set_mdio(i,
324*4882a593Smuzhiyun 				miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME));
325*4882a593Smuzhiyun 			break;
326*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_NONE:
327*4882a593Smuzhiyun 			fm_info_set_phy_address(i, 0);
328*4882a593Smuzhiyun 			break;
329*4882a593Smuzhiyun 		default:
330*4882a593Smuzhiyun 			printf("Fman1: DTSEC%u set to unknown interface %i\n",
331*4882a593Smuzhiyun 					idx + 1, fm_info_get_enet_if(i));
332*4882a593Smuzhiyun 			fm_info_set_phy_address(i, 0);
333*4882a593Smuzhiyun 			break;
334*4882a593Smuzhiyun 		}
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
338*4882a593Smuzhiyun 		int idx = i - FM1_10GEC1;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		switch (fm_info_get_enet_if(i)) {
341*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_XGMII:
342*4882a593Smuzhiyun 			fm_info_set_mdio(i,
343*4882a593Smuzhiyun 					 miiphy_get_dev_by_name
344*4882a593Smuzhiyun 					 (DEFAULT_FM_TGEC_MDIO_NAME));
345*4882a593Smuzhiyun 			break;
346*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_NONE:
347*4882a593Smuzhiyun 			fm_info_set_phy_address(i, 0);
348*4882a593Smuzhiyun 			break;
349*4882a593Smuzhiyun 		default:
350*4882a593Smuzhiyun 			printf("Fman1: TGEC%u set to unknown interface %i\n",
351*4882a593Smuzhiyun 			       idx + 1, fm_info_get_enet_if(i));
352*4882a593Smuzhiyun 			fm_info_set_phy_address(i, 0);
353*4882a593Smuzhiyun 			break;
354*4882a593Smuzhiyun 		}
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	cpu_eth_init(bis);
358*4882a593Smuzhiyun #endif
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return pci_eth_init(bis);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
board_ft_fman_fixup_port(void * fdt,char * compat,phys_addr_t addr,enum fm_port port,int offset)363*4882a593Smuzhiyun void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
364*4882a593Smuzhiyun 			      enum fm_port port, int offset)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	int phy;
367*4882a593Smuzhiyun 	char alias[32];
368*4882a593Smuzhiyun 	struct fixed_link f_link;
369*4882a593Smuzhiyun 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
370*4882a593Smuzhiyun 	u32 prtcl2 = in_be32(&gur->rcwsr[4]) & FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	prtcl2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
375*4882a593Smuzhiyun 		phy = fm_info_get_phy_address(port);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 		sprintf(alias, "phy_sgmii_%x", phy);
378*4882a593Smuzhiyun 		fdt_set_phy_handle(fdt, compat, addr, alias);
379*4882a593Smuzhiyun 		fdt_status_okay_by_alias(fdt, alias);
380*4882a593Smuzhiyun 	} else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII) {
381*4882a593Smuzhiyun 		/* check if it's XFI interface for 10g */
382*4882a593Smuzhiyun 		switch (prtcl2) {
383*4882a593Smuzhiyun 		case 0x80:
384*4882a593Smuzhiyun 		case 0x81:
385*4882a593Smuzhiyun 		case 0x82:
386*4882a593Smuzhiyun 		case 0x83:
387*4882a593Smuzhiyun 		case 0x84:
388*4882a593Smuzhiyun 		case 0x85:
389*4882a593Smuzhiyun 		case 0x86:
390*4882a593Smuzhiyun 		case 0x87:
391*4882a593Smuzhiyun 		case 0x88:
392*4882a593Smuzhiyun 		case 0x89:
393*4882a593Smuzhiyun 		case 0x8a:
394*4882a593Smuzhiyun 		case 0x8b:
395*4882a593Smuzhiyun 		case 0x8c:
396*4882a593Smuzhiyun 		case 0x8d:
397*4882a593Smuzhiyun 		case 0x8e:
398*4882a593Smuzhiyun 		case 0xb1:
399*4882a593Smuzhiyun 		case 0xb2:
400*4882a593Smuzhiyun 			f_link.phy_id = port;
401*4882a593Smuzhiyun 			f_link.duplex = 1;
402*4882a593Smuzhiyun 			f_link.link_speed = 10000;
403*4882a593Smuzhiyun 			f_link.pause = 0;
404*4882a593Smuzhiyun 			f_link.asym_pause = 0;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 			fdt_delprop(fdt, offset, "phy-handle");
407*4882a593Smuzhiyun 			fdt_setprop(fdt, offset, "fixed-link", &f_link,
408*4882a593Smuzhiyun 				    sizeof(f_link));
409*4882a593Smuzhiyun 			break;
410*4882a593Smuzhiyun 		case 0x98: /* XAUI interface */
411*4882a593Smuzhiyun 			strcpy(alias, "phy_xaui_slot1");
412*4882a593Smuzhiyun 			fdt_status_okay_by_alias(fdt, alias);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 			strcpy(alias, "phy_xaui_slot2");
415*4882a593Smuzhiyun 			fdt_status_okay_by_alias(fdt, alias);
416*4882a593Smuzhiyun 			break;
417*4882a593Smuzhiyun 		case 0x9e: /* XAUI interface */
418*4882a593Smuzhiyun 		case 0x9a:
419*4882a593Smuzhiyun 		case 0x93:
420*4882a593Smuzhiyun 		case 0x91:
421*4882a593Smuzhiyun 			strcpy(alias, "phy_xaui_slot1");
422*4882a593Smuzhiyun 			fdt_status_okay_by_alias(fdt, alias);
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 		case 0x97: /* XAUI interface */
425*4882a593Smuzhiyun 		case 0xc3:
426*4882a593Smuzhiyun 			strcpy(alias, "phy_xaui_slot2");
427*4882a593Smuzhiyun 			fdt_status_okay_by_alias(fdt, alias);
428*4882a593Smuzhiyun 			break;
429*4882a593Smuzhiyun 		default:
430*4882a593Smuzhiyun 			break;
431*4882a593Smuzhiyun 		}
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /*
436*4882a593Smuzhiyun  * Set status to disabled for unused ethernet node
437*4882a593Smuzhiyun  */
fdt_fixup_board_enet(void * fdt)438*4882a593Smuzhiyun void fdt_fixup_board_enet(void *fdt)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	int i;
441*4882a593Smuzhiyun 	char alias[32];
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	for (i = FM1_DTSEC1; i <= FM1_10GEC2; i++) {
444*4882a593Smuzhiyun 		switch (fm_info_get_enet_if(i)) {
445*4882a593Smuzhiyun 		case PHY_INTERFACE_MODE_NONE:
446*4882a593Smuzhiyun 			sprintf(alias, "ethernet%u", i);
447*4882a593Smuzhiyun 			fdt_status_disabled_by_alias(fdt, alias);
448*4882a593Smuzhiyun 			break;
449*4882a593Smuzhiyun 		default:
450*4882a593Smuzhiyun 			break;
451*4882a593Smuzhiyun 		}
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun }
454