xref: /OK3568_Linux_fs/u-boot/board/freescale/b4860qds/ddr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <hwconfig.h>
10*4882a593Smuzhiyun #include <fsl_ddr.h>
11*4882a593Smuzhiyun #include <asm/mmu.h>
12*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
13*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
14*4882a593Smuzhiyun #include <asm/fsl_law.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
19*4882a593Smuzhiyun 	.n_ranks = 2,
20*4882a593Smuzhiyun 	.rank_density = 2147483648u,
21*4882a593Smuzhiyun 	.capacity = 4294967296u,
22*4882a593Smuzhiyun 	.primary_sdram_width = 64,
23*4882a593Smuzhiyun 	.ec_sdram_width = 8,
24*4882a593Smuzhiyun 	.registered_dimm = 0,
25*4882a593Smuzhiyun 	.mirrored_dimm = 1,
26*4882a593Smuzhiyun 	.n_row_addr = 15,
27*4882a593Smuzhiyun 	.n_col_addr = 10,
28*4882a593Smuzhiyun 	.n_banks_per_sdram_device = 8,
29*4882a593Smuzhiyun 	.edc_config = 2,	/* ECC */
30*4882a593Smuzhiyun 	.burst_lengths_bitmask = 0x0c,
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	.tckmin_x_ps = 1071,
33*4882a593Smuzhiyun 	.caslat_x = 0x2fe << 4,	/* 5,6,7,8,9,10,11,13 */
34*4882a593Smuzhiyun 	.taa_ps = 13910,
35*4882a593Smuzhiyun 	.twr_ps = 15000,
36*4882a593Smuzhiyun 	.trcd_ps = 13910,
37*4882a593Smuzhiyun 	.trrd_ps = 6000,
38*4882a593Smuzhiyun 	.trp_ps = 13910,
39*4882a593Smuzhiyun 	.tras_ps = 34000,
40*4882a593Smuzhiyun 	.trc_ps = 48910,
41*4882a593Smuzhiyun 	.trfc_ps = 260000,
42*4882a593Smuzhiyun 	.twtr_ps = 7500,
43*4882a593Smuzhiyun 	.trtp_ps = 7500,
44*4882a593Smuzhiyun 	.refresh_rate_ps = 7800000,
45*4882a593Smuzhiyun 	.tfaw_ps = 35000,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)48*4882a593Smuzhiyun int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
49*4882a593Smuzhiyun 		unsigned int controller_number,
50*4882a593Smuzhiyun 		unsigned int dimm_number)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	const char dimm_model[] = "RAW timing DDR";
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if ((controller_number == 0) && (dimm_number == 0)) {
55*4882a593Smuzhiyun 		memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
56*4882a593Smuzhiyun 		memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
57*4882a593Smuzhiyun 		memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct board_specific_parameters {
64*4882a593Smuzhiyun 	u32 n_ranks;
65*4882a593Smuzhiyun 	u32 datarate_mhz_high;
66*4882a593Smuzhiyun 	u32 clk_adjust;
67*4882a593Smuzhiyun 	u32 wrlvl_start;
68*4882a593Smuzhiyun 	u32 wrlvl_ctl_2;
69*4882a593Smuzhiyun 	u32 wrlvl_ctl_3;
70*4882a593Smuzhiyun 	u32 cpo;
71*4882a593Smuzhiyun 	u32 write_data_delay;
72*4882a593Smuzhiyun 	u32 force_2t;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun  * This table contains all valid speeds we want to override with board
77*4882a593Smuzhiyun  * specific parameters. datarate_mhz_high values need to be in ascending order
78*4882a593Smuzhiyun  * for each n_ranks group.
79*4882a593Smuzhiyun  */
80*4882a593Smuzhiyun static const struct board_specific_parameters udimm0[] = {
81*4882a593Smuzhiyun 	/*
82*4882a593Smuzhiyun 	 * memory controller 0
83*4882a593Smuzhiyun 	 *   num|  hi|  clk| wrlvl |   wrlvl   |  wrlvl | cpo  |wrdata|2T
84*4882a593Smuzhiyun 	 * ranks| mhz|adjst| start |   ctl2    |  ctl3  |      |delay |
85*4882a593Smuzhiyun 	 */
86*4882a593Smuzhiyun 	{2,  1350,    4,     7, 0x09080807, 0x07060607,   0xff,    2,  0},
87*4882a593Smuzhiyun 	{2,  1666,    4,     7, 0x09080806, 0x06050607,   0xff,    2,  0},
88*4882a593Smuzhiyun 	{2,  1900,    3,     7, 0x08070706, 0x06040507,   0xff,    2,  0},
89*4882a593Smuzhiyun 	{1,  1350,    4,     7, 0x09080807, 0x07060607,   0xff,    2,  0},
90*4882a593Smuzhiyun 	{1,  1700,    4,     7, 0x09080806, 0x06050607,   0xff,    2,  0},
91*4882a593Smuzhiyun 	{1,  1900,    3,     7, 0x08070706, 0x06040507,   0xff,    2,  0},
92*4882a593Smuzhiyun 	{}
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun static const struct board_specific_parameters *udimms[] = {
96*4882a593Smuzhiyun 	udimm0,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)99*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
100*4882a593Smuzhiyun 				dimm_params_t *pdimm,
101*4882a593Smuzhiyun 				unsigned int ctrl_num)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
104*4882a593Smuzhiyun 	ulong ddr_freq;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (ctrl_num > 2) {
107*4882a593Smuzhiyun 		printf("Not supported controller number %d\n", ctrl_num);
108*4882a593Smuzhiyun 		return;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 	if (!pdimm->n_ranks)
111*4882a593Smuzhiyun 		return;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	pbsp = udimms[0];
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
117*4882a593Smuzhiyun 	 * freqency and n_banks specified in board_specific_parameters table.
118*4882a593Smuzhiyun 	 */
119*4882a593Smuzhiyun 	ddr_freq = get_ddr_freq(0) / 1000000;
120*4882a593Smuzhiyun 	while (pbsp->datarate_mhz_high) {
121*4882a593Smuzhiyun 		if (pbsp->n_ranks == pdimm->n_ranks) {
122*4882a593Smuzhiyun 			if (ddr_freq <= pbsp->datarate_mhz_high) {
123*4882a593Smuzhiyun 				popts->cpo_override = pbsp->cpo;
124*4882a593Smuzhiyun 				popts->write_data_delay =
125*4882a593Smuzhiyun 					pbsp->write_data_delay;
126*4882a593Smuzhiyun 				popts->clk_adjust = pbsp->clk_adjust;
127*4882a593Smuzhiyun 				popts->wrlvl_start = pbsp->wrlvl_start;
128*4882a593Smuzhiyun 				popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
129*4882a593Smuzhiyun 				popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
130*4882a593Smuzhiyun 				popts->twot_en = pbsp->force_2t;
131*4882a593Smuzhiyun 				goto found;
132*4882a593Smuzhiyun 			}
133*4882a593Smuzhiyun 			pbsp_highest = pbsp;
134*4882a593Smuzhiyun 		}
135*4882a593Smuzhiyun 		pbsp++;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (pbsp_highest) {
139*4882a593Smuzhiyun 		printf("Error: board specific timing not found "
140*4882a593Smuzhiyun 			"for data rate %lu MT/s\n"
141*4882a593Smuzhiyun 			"Trying to use the highest speed (%u) parameters\n",
142*4882a593Smuzhiyun 			ddr_freq, pbsp_highest->datarate_mhz_high);
143*4882a593Smuzhiyun 		popts->cpo_override = pbsp_highest->cpo;
144*4882a593Smuzhiyun 		popts->write_data_delay = pbsp_highest->write_data_delay;
145*4882a593Smuzhiyun 		popts->clk_adjust = pbsp_highest->clk_adjust;
146*4882a593Smuzhiyun 		popts->wrlvl_start = pbsp_highest->wrlvl_start;
147*4882a593Smuzhiyun 		popts->twot_en = pbsp_highest->force_2t;
148*4882a593Smuzhiyun 	} else {
149*4882a593Smuzhiyun 		panic("DIMM is not supported by this board");
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun found:
152*4882a593Smuzhiyun 	/*
153*4882a593Smuzhiyun 	 * Factors to consider for half-strength driver enable:
154*4882a593Smuzhiyun 	 *	- number of DIMMs installed
155*4882a593Smuzhiyun 	 */
156*4882a593Smuzhiyun 	popts->half_strength_driver_enable = 0;
157*4882a593Smuzhiyun 	/*
158*4882a593Smuzhiyun 	 * Write leveling override
159*4882a593Smuzhiyun 	 */
160*4882a593Smuzhiyun 	popts->wrlvl_override = 1;
161*4882a593Smuzhiyun 	popts->wrlvl_sample = 0xf;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/*
164*4882a593Smuzhiyun 	 * Rtt and Rtt_WR override
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	popts->rtt_override = 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Enable ZQ calibration */
169*4882a593Smuzhiyun 	popts->zq_en = 1;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* DHC_EN =1, ODT = 75 Ohm */
172*4882a593Smuzhiyun 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
173*4882a593Smuzhiyun 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* optimize cpo for erratum A-009942 */
176*4882a593Smuzhiyun 	popts->cpo_sample = 0x3e;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
dram_init(void)179*4882a593Smuzhiyun int dram_init(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	phys_size_t dram_size;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
184*4882a593Smuzhiyun 	puts("Initializing....using SPD\n");
185*4882a593Smuzhiyun 	dram_size = fsl_ddr_sdram();
186*4882a593Smuzhiyun #else
187*4882a593Smuzhiyun 	dram_size =  fsl_ddr_sdram_size();
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun 	dram_size = setup_ddr_tlbs(dram_size / 0x100000);
190*4882a593Smuzhiyun 	dram_size *= 0x100000;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	gd->ram_size = dram_size;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
step_assign_addresses(fsl_ddr_info_t * pinfo,unsigned int dbw_cap_adj[])197*4882a593Smuzhiyun unsigned long long step_assign_addresses(fsl_ddr_info_t *pinfo,
198*4882a593Smuzhiyun 			  unsigned int dbw_cap_adj[])
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	int i, j;
201*4882a593Smuzhiyun 	unsigned long long total_mem, current_mem_base, total_ctlr_mem;
202*4882a593Smuzhiyun 	unsigned long long rank_density, ctlr_density = 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	current_mem_base = 0ull;
205*4882a593Smuzhiyun 	total_mem = 0;
206*4882a593Smuzhiyun 	/*
207*4882a593Smuzhiyun 	 * This board has soldered DDR chips. DDRC1 has two rank.
208*4882a593Smuzhiyun 	 * DDRC2 has only one rank.
209*4882a593Smuzhiyun 	 * Assigning DDRC2 to lower address and DDRC1 to higher address.
210*4882a593Smuzhiyun 	 */
211*4882a593Smuzhiyun 	if (pinfo->memctl_opts[0].memctl_interleaving) {
212*4882a593Smuzhiyun 		rank_density = pinfo->dimm_params[0][0].rank_density >>
213*4882a593Smuzhiyun 					dbw_cap_adj[0];
214*4882a593Smuzhiyun 		ctlr_density = rank_density;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		debug("rank density is 0x%llx, ctlr density is 0x%llx\n",
217*4882a593Smuzhiyun 		      rank_density, ctlr_density);
218*4882a593Smuzhiyun 		for (i = CONFIG_SYS_NUM_DDR_CTLRS - 1; i >= 0; i--) {
219*4882a593Smuzhiyun 			switch (pinfo->memctl_opts[i].memctl_interleaving_mode) {
220*4882a593Smuzhiyun 			case FSL_DDR_CACHE_LINE_INTERLEAVING:
221*4882a593Smuzhiyun 			case FSL_DDR_PAGE_INTERLEAVING:
222*4882a593Smuzhiyun 			case FSL_DDR_BANK_INTERLEAVING:
223*4882a593Smuzhiyun 			case FSL_DDR_SUPERBANK_INTERLEAVING:
224*4882a593Smuzhiyun 				total_ctlr_mem = 2 * ctlr_density;
225*4882a593Smuzhiyun 				break;
226*4882a593Smuzhiyun 			default:
227*4882a593Smuzhiyun 				panic("Unknown interleaving mode");
228*4882a593Smuzhiyun 			}
229*4882a593Smuzhiyun 			pinfo->common_timing_params[i].base_address =
230*4882a593Smuzhiyun 						current_mem_base;
231*4882a593Smuzhiyun 			pinfo->common_timing_params[i].total_mem =
232*4882a593Smuzhiyun 						total_ctlr_mem;
233*4882a593Smuzhiyun 			total_mem = current_mem_base + total_ctlr_mem;
234*4882a593Smuzhiyun 			debug("ctrl %d base 0x%llx\n", i, current_mem_base);
235*4882a593Smuzhiyun 			debug("ctrl %d total 0x%llx\n", i, total_ctlr_mem);
236*4882a593Smuzhiyun 		}
237*4882a593Smuzhiyun 	} else {
238*4882a593Smuzhiyun 		/*
239*4882a593Smuzhiyun 		 * Simple linear assignment if memory
240*4882a593Smuzhiyun 		 * controllers are not interleaved.
241*4882a593Smuzhiyun 		 */
242*4882a593Smuzhiyun 		for (i = CONFIG_SYS_NUM_DDR_CTLRS - 1; i >= 0; i--) {
243*4882a593Smuzhiyun 			total_ctlr_mem = 0;
244*4882a593Smuzhiyun 			pinfo->common_timing_params[i].base_address =
245*4882a593Smuzhiyun 						current_mem_base;
246*4882a593Smuzhiyun 			for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
247*4882a593Smuzhiyun 				/* Compute DIMM base addresses. */
248*4882a593Smuzhiyun 				unsigned long long cap =
249*4882a593Smuzhiyun 					pinfo->dimm_params[i][j].capacity;
250*4882a593Smuzhiyun 				pinfo->dimm_params[i][j].base_address =
251*4882a593Smuzhiyun 					current_mem_base;
252*4882a593Smuzhiyun 				debug("ctrl %d dimm %d base 0x%llx\n",
253*4882a593Smuzhiyun 				      i, j, current_mem_base);
254*4882a593Smuzhiyun 				current_mem_base += cap;
255*4882a593Smuzhiyun 				total_ctlr_mem += cap;
256*4882a593Smuzhiyun 			}
257*4882a593Smuzhiyun 			debug("ctrl %d total 0x%llx\n", i, total_ctlr_mem);
258*4882a593Smuzhiyun 			pinfo->common_timing_params[i].total_mem =
259*4882a593Smuzhiyun 							total_ctlr_mem;
260*4882a593Smuzhiyun 			total_mem += total_ctlr_mem;
261*4882a593Smuzhiyun 		}
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 	debug("Total mem by %s is 0x%llx\n", __func__, total_mem);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return total_mem;
266*4882a593Smuzhiyun }
267