xref: /OK3568_Linux_fs/u-boot/board/esd/vme8349/vme8349.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * vme8349.c -- esd VME8349 board support
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2008-2009 esd gmbh.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * (C) Copyright 2006
7*4882a593Smuzhiyun  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Reinhard Arlt <reinhard.arlt@esd-electronics.com>
10*4882a593Smuzhiyun  * Based on board/mpc8349emds/mpc8349emds.c (and previous 834x releases.)
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <ioports.h>
17*4882a593Smuzhiyun #include <mpc83xx.h>
18*4882a593Smuzhiyun #include <asm/mpc8349_pci.h>
19*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT)
20*4882a593Smuzhiyun #include <linux/libfdt.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/mmu.h>
24*4882a593Smuzhiyun #include <spd.h>
25*4882a593Smuzhiyun #include <spd_sdram.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun #include <netdev.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun void ddr_enable_ecc(unsigned int dram_size);
32*4882a593Smuzhiyun 
dram_init(void)33*4882a593Smuzhiyun int dram_init(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
36*4882a593Smuzhiyun 	u32 msize = 0;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
39*4882a593Smuzhiyun 		return -ENXIO;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* DDR SDRAM - Main memory */
42*4882a593Smuzhiyun 	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	msize = spd_sdram();
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
47*4882a593Smuzhiyun 	/*
48*4882a593Smuzhiyun 	 * Initialize and enable DDR ECC.
49*4882a593Smuzhiyun 	 */
50*4882a593Smuzhiyun 	ddr_enable_ecc(msize * 1024 * 1024);
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	/* Now check memory size (after ECC is initialized) */
54*4882a593Smuzhiyun 	msize = get_ram_size(0, msize);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* return total bus SDRAM size(bytes)  -- DDR */
57*4882a593Smuzhiyun 	gd->ram_size = msize * 1024 * 1024;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
checkboard(void)62*4882a593Smuzhiyun int checkboard(void)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun #ifdef VME_CADDY2
65*4882a593Smuzhiyun 	puts("Board: esd VME-CADDY/2\n");
66*4882a593Smuzhiyun #else
67*4882a593Smuzhiyun 	puts("Board: esd VME-CPU/8349\n");
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return 0;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #ifdef VME_CADDY2
board_eth_init(bd_t * bis)74*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	return pci_eth_init(bis);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)81*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #ifdef CONFIG_PCI
86*4882a593Smuzhiyun 	ft_pci_setup(blob, bd);
87*4882a593Smuzhiyun #endif
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun #endif
92*4882a593Smuzhiyun 
misc_init_r()93*4882a593Smuzhiyun int misc_init_r()
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	clrsetbits_be32(&im->im_lbc.lcrr, LBCR_LDIS, 0);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun  * Provide SPD values for spd_sdram(). Both boards (VME-CADDY/2
104*4882a593Smuzhiyun  * and VME-CADDY/2) have different SDRAM configurations.
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun #ifdef VME_CADDY2
107*4882a593Smuzhiyun #define SMALL_RAM	0xff
108*4882a593Smuzhiyun #define LARGE_RAM	0x00
109*4882a593Smuzhiyun #else
110*4882a593Smuzhiyun #define SMALL_RAM	0x00
111*4882a593Smuzhiyun #define LARGE_RAM	0xff
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define SPD_VAL(a, b)	(((a) & SMALL_RAM) | ((b) & LARGE_RAM))
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static spd_eeprom_t default_spd_eeprom = {
117*4882a593Smuzhiyun 	SPD_VAL(0x80, 0x80),	/* 00 use 128 Bytes */
118*4882a593Smuzhiyun 	SPD_VAL(0x07, 0x07),	/* 01 use 128 Bytes */
119*4882a593Smuzhiyun 	SPD_MEMTYPE_DDR2,	/* 02 type is DDR2 */
120*4882a593Smuzhiyun 	SPD_VAL(0x0d, 0x0d),	/* 03 rows: 13 */
121*4882a593Smuzhiyun 	SPD_VAL(0x09, 0x0a),	/* 04 cols:  9 / 10 */
122*4882a593Smuzhiyun 	SPD_VAL(0x00, 0x00),	/* 05 */
123*4882a593Smuzhiyun 	SPD_VAL(0x40, 0x40),	/* 06 */
124*4882a593Smuzhiyun 	SPD_VAL(0x00, 0x00),	/* 07 */
125*4882a593Smuzhiyun 	SPD_VAL(0x05, 0x05),	/* 08 */
126*4882a593Smuzhiyun 	SPD_VAL(0x30, 0x30),	/* 09 */
127*4882a593Smuzhiyun 	SPD_VAL(0x45, 0x45),	/* 10 */
128*4882a593Smuzhiyun 	SPD_VAL(0x02, 0x02),	/* 11 ecc used */
129*4882a593Smuzhiyun 	SPD_VAL(0x82, 0x82),	/* 12 */
130*4882a593Smuzhiyun 	SPD_VAL(0x10, 0x10),	/* 13 */
131*4882a593Smuzhiyun 	SPD_VAL(0x08, 0x08),	/* 14 */
132*4882a593Smuzhiyun 	SPD_VAL(0x00, 0x00),	/* 15 */
133*4882a593Smuzhiyun 	SPD_VAL(0x0c, 0x0c),	/* 16 */
134*4882a593Smuzhiyun 	SPD_VAL(0x04, 0x08),	/* 17 banks: 4 / 8 */
135*4882a593Smuzhiyun 	SPD_VAL(0x38, 0x38),	/* 18 */
136*4882a593Smuzhiyun 	SPD_VAL(0x00, 0x00),	/* 19 */
137*4882a593Smuzhiyun 	SPD_VAL(0x02, 0x02),	/* 20 */
138*4882a593Smuzhiyun 	SPD_VAL(0x00, 0x00),	/* 21 */
139*4882a593Smuzhiyun 	SPD_VAL(0x03, 0x03),	/* 22 */
140*4882a593Smuzhiyun 	SPD_VAL(0x3d, 0x3d),	/* 23 */
141*4882a593Smuzhiyun 	SPD_VAL(0x45, 0x45),	/* 24 */
142*4882a593Smuzhiyun 	SPD_VAL(0x50, 0x50),	/* 25 */
143*4882a593Smuzhiyun 	SPD_VAL(0x45, 0x45),	/* 26 */
144*4882a593Smuzhiyun 	SPD_VAL(0x3c, 0x3c),	/* 27 */
145*4882a593Smuzhiyun 	SPD_VAL(0x28, 0x28),	/* 28 */
146*4882a593Smuzhiyun 	SPD_VAL(0x3c, 0x3c),	/* 29 */
147*4882a593Smuzhiyun 	SPD_VAL(0x2d, 0x2d),	/* 30 */
148*4882a593Smuzhiyun 	SPD_VAL(0x20, 0x80),	/* 31 */
149*4882a593Smuzhiyun 	SPD_VAL(0x20, 0x20),	/* 32 */
150*4882a593Smuzhiyun 	SPD_VAL(0x27, 0x27),	/* 33 */
151*4882a593Smuzhiyun 	SPD_VAL(0x10, 0x10),	/* 34 */
152*4882a593Smuzhiyun 	SPD_VAL(0x17, 0x17),	/* 35 */
153*4882a593Smuzhiyun 	SPD_VAL(0x3c, 0x3c),	/* 36 */
154*4882a593Smuzhiyun 	SPD_VAL(0x1e, 0x1e),	/* 37 */
155*4882a593Smuzhiyun 	SPD_VAL(0x1e, 0x1e),	/* 38 */
156*4882a593Smuzhiyun 	SPD_VAL(0x00, 0x00),	/* 39 */
157*4882a593Smuzhiyun 	SPD_VAL(0x00, 0x06),	/* 40 */
158*4882a593Smuzhiyun 	SPD_VAL(0x37, 0x37),	/* 41 */
159*4882a593Smuzhiyun 	SPD_VAL(0x4b, 0x7f),	/* 42 */
160*4882a593Smuzhiyun 	SPD_VAL(0x80, 0x80),	/* 43 */
161*4882a593Smuzhiyun 	SPD_VAL(0x18, 0x18),	/* 44 */
162*4882a593Smuzhiyun 	SPD_VAL(0x22, 0x22),	/* 45 */
163*4882a593Smuzhiyun 	SPD_VAL(0x00, 0x00),	/* 46 */
164*4882a593Smuzhiyun 	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
165*4882a593Smuzhiyun 	SPD_VAL(0x10, 0x10),	/* 62 */
166*4882a593Smuzhiyun 	SPD_VAL(0x7e, 0x1d),	/* 63 */
167*4882a593Smuzhiyun 	{ 'e', 's', 'd', '-', 'g', 'm', 'b', 'h' },
168*4882a593Smuzhiyun 	SPD_VAL(0x00, 0x00),	/* 72 */
169*4882a593Smuzhiyun #ifdef VME_CADDY2
170*4882a593Smuzhiyun 	{ "vme-caddy/2 ram   " }
171*4882a593Smuzhiyun #else
172*4882a593Smuzhiyun 	{ "vme-cpu/2 ram     " }
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
vme8349_read_spd(uchar chip,uint addr,int alen,uchar * buffer,int len)176*4882a593Smuzhiyun int vme8349_read_spd(uchar chip, uint addr, int alen, uchar *buffer, int len)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	int old_bus = i2c_get_bus_num();
179*4882a593Smuzhiyun 	unsigned int l, sum;
180*4882a593Smuzhiyun 	int valid = 0;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	i2c_set_bus_num(0);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (i2c_read(chip, addr, alen, buffer, len) == 0)
185*4882a593Smuzhiyun 		if (memcmp(&buffer[64], &default_spd_eeprom.mid[0], 8) == 0) {
186*4882a593Smuzhiyun 			sum = 0;
187*4882a593Smuzhiyun 			for (l = 0; l < 63; l++)
188*4882a593Smuzhiyun 				sum = (sum + buffer[l]) & 0xff;
189*4882a593Smuzhiyun 			if (sum == buffer[63])
190*4882a593Smuzhiyun 				valid = 1;
191*4882a593Smuzhiyun 			else
192*4882a593Smuzhiyun 				printf("Invalid checksum in EEPROM %02x %02x\n",
193*4882a593Smuzhiyun 				       sum, buffer[63]);
194*4882a593Smuzhiyun 		}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (valid == 0) {
197*4882a593Smuzhiyun 		memcpy(buffer, (void *)&default_spd_eeprom, len);
198*4882a593Smuzhiyun 		sum = 0;
199*4882a593Smuzhiyun 		for (l = 0; l < 63; l++)
200*4882a593Smuzhiyun 			sum = (sum + buffer[l]) & 0xff;
201*4882a593Smuzhiyun 		if (sum != buffer[63])
202*4882a593Smuzhiyun 			printf("Invalid checksum in FLASH %02x %02x\n",
203*4882a593Smuzhiyun 			       sum, buffer[63]);
204*4882a593Smuzhiyun 		buffer[63] = sum;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	i2c_set_bus_num(old_bus);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211