xref: /OK3568_Linux_fs/u-boot/board/esd/meesc/meesc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2007-2008
3*4882a593Smuzhiyun  * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun  * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * (C) Copyright 2009-2015
7*4882a593Smuzhiyun  * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
8*4882a593Smuzhiyun  * esd electronic system design gmbh <www.esd.eu>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/mach-types.h>
17*4882a593Smuzhiyun #include <asm/setup.h>
18*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
19*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
20*4882a593Smuzhiyun #include <asm/arch/at91_pmc.h>
21*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
22*4882a593Smuzhiyun #include <asm/arch/at91_matrix.h>
23*4882a593Smuzhiyun #include <asm/arch/at91_pio.h>
24*4882a593Smuzhiyun #include <asm/arch/clk.h>
25*4882a593Smuzhiyun #include <netdev.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * Miscelaneous platform dependent initialisations
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifdef CONFIG_REVISION_TAG
34*4882a593Smuzhiyun static int hw_rev = -1;	/* hardware revision */
35*4882a593Smuzhiyun 
get_hw_rev(void)36*4882a593Smuzhiyun int get_hw_rev(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	if (hw_rev >= 0)
39*4882a593Smuzhiyun 		return hw_rev;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	hw_rev = at91_get_pio_value(AT91_PIO_PORTB, 19);
42*4882a593Smuzhiyun 	hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 20) << 1;
43*4882a593Smuzhiyun 	hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 21) << 2;
44*4882a593Smuzhiyun 	hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 22) << 3;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if (hw_rev == 15)
47*4882a593Smuzhiyun 		hw_rev = 0;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return hw_rev;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun #endif /* CONFIG_REVISION_TAG */
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
meesc_nand_hw_init(void)54*4882a593Smuzhiyun static void meesc_nand_hw_init(void)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	unsigned long csa;
57*4882a593Smuzhiyun 	at91_smc_t	*smc	= (at91_smc_t *) ATMEL_BASE_SMC0;
58*4882a593Smuzhiyun 	at91_matrix_t	*matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* Enable CS3 */
61*4882a593Smuzhiyun 	csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
62*4882a593Smuzhiyun 	writel(csa, &matrix->csa[0]);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* Configure SMC CS3 for NAND/SmartMedia */
65*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
66*4882a593Smuzhiyun 		AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(2),
67*4882a593Smuzhiyun 		&smc->cs[3].setup);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
70*4882a593Smuzhiyun 		AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
71*4882a593Smuzhiyun 		&smc->cs[3].pulse);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(6) | AT91_SMC_CYCLE_NRD(6),
74*4882a593Smuzhiyun 		&smc->cs[3].cycle);
75*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
76*4882a593Smuzhiyun 		AT91_SMC_MODE_EXNW_DISABLE |
77*4882a593Smuzhiyun 		AT91_SMC_MODE_DBW_8 |
78*4882a593Smuzhiyun 		AT91_SMC_MODE_TDF_CYCLE(12),
79*4882a593Smuzhiyun 		&smc->cs[3].mode);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Configure RDY/BSY */
82*4882a593Smuzhiyun 	gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Enable NandFlash */
85*4882a593Smuzhiyun 	gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun #endif /* CONFIG_CMD_NAND */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #ifdef CONFIG_MACB
meesc_macb_hw_init(void)90*4882a593Smuzhiyun static void meesc_macb_hw_init(void)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_EMAC);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	at91_macb_hw_init();
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun  * Static memory controller initialization to enable Beckhoff ET1100 EtherCAT
100*4882a593Smuzhiyun  * controller debugging
101*4882a593Smuzhiyun  * The ET1100 is located at physical address 0x70000000
102*4882a593Smuzhiyun  * Its process memory is located at physical address 0x70001000
103*4882a593Smuzhiyun  */
meesc_ethercat_hw_init(void)104*4882a593Smuzhiyun static void meesc_ethercat_hw_init(void)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	at91_smc_t	*smc1	= (at91_smc_t *) ATMEL_BASE_SMC1;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Configure SMC EBI1_CS0 for EtherCAT */
109*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(0) | AT91_SMC_SETUP_NCS_WR(0) |
110*4882a593Smuzhiyun 		AT91_SMC_SETUP_NRD(0) | AT91_SMC_SETUP_NCS_RD(0),
111*4882a593Smuzhiyun 		&smc1->cs[0].setup);
112*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(9) |
113*4882a593Smuzhiyun 		AT91_SMC_PULSE_NRD(5) | AT91_SMC_PULSE_NCS_RD(9),
114*4882a593Smuzhiyun 		&smc1->cs[0].pulse);
115*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(10) | AT91_SMC_CYCLE_NRD(6),
116*4882a593Smuzhiyun 		&smc1->cs[0].cycle);
117*4882a593Smuzhiyun 	/*
118*4882a593Smuzhiyun 	 * Configure behavior at external wait signal, byte-select mode, 16 bit
119*4882a593Smuzhiyun 	 * data bus width, none data float wait states and TDF optimization
120*4882a593Smuzhiyun 	 */
121*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_EXNW_READY |
122*4882a593Smuzhiyun 		AT91_SMC_MODE_DBW_16 | AT91_SMC_MODE_TDF_CYCLE(0) |
123*4882a593Smuzhiyun 		AT91_SMC_MODE_TDF, &smc1->cs[0].mode);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* Configure RDY/BSY */
126*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTE, 20, 0);	/* EBI1_NWAIT */
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
dram_init(void)129*4882a593Smuzhiyun int dram_init(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	/* dram_init must store complete ramsize in gd->ram_size */
132*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
133*4882a593Smuzhiyun 				PHYS_SDRAM_SIZE);
134*4882a593Smuzhiyun 	return 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
dram_init_banksize(void)137*4882a593Smuzhiyun int dram_init_banksize(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	gd->bd->bi_dram[0].start = PHYS_SDRAM;
140*4882a593Smuzhiyun 	gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return 0;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)145*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	int rc = 0;
148*4882a593Smuzhiyun #ifdef CONFIG_MACB
149*4882a593Smuzhiyun 	rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x00);
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun 	return rc;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #ifdef CONFIG_DISPLAY_BOARDINFO
checkboard(void)155*4882a593Smuzhiyun int checkboard(void)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	char str[32];
158*4882a593Smuzhiyun 	u_char hw_type;	/* hardware type */
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* read the "Type" register of the ET1100 controller */
161*4882a593Smuzhiyun 	hw_type = readb(CONFIG_ET1100_BASE);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	switch (hw_type) {
164*4882a593Smuzhiyun 	case 0x11:
165*4882a593Smuzhiyun 	case 0x3F:
166*4882a593Smuzhiyun 		/* ET1100 present, arch number of MEESC-Board */
167*4882a593Smuzhiyun 		gd->bd->bi_arch_number = MACH_TYPE_MEESC;
168*4882a593Smuzhiyun 		puts("Board: CAN-EtherCAT Gateway");
169*4882a593Smuzhiyun 		break;
170*4882a593Smuzhiyun 	case 0xFF:
171*4882a593Smuzhiyun 		/* no ET1100 present, arch number of EtherCAN/2-Board */
172*4882a593Smuzhiyun 		gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
173*4882a593Smuzhiyun 		puts("Board: EtherCAN/2 Gateway");
174*4882a593Smuzhiyun 		/* switch on LED1D */
175*4882a593Smuzhiyun 		at91_set_pio_output(AT91_PIO_PORTB, 12, 1);
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun 	default:
178*4882a593Smuzhiyun 		/* assume, no ET1100 present, arch number of EtherCAN/2-Board */
179*4882a593Smuzhiyun 		gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
180*4882a593Smuzhiyun 		printf("ERROR! Read invalid hw_type: %02X\n", hw_type);
181*4882a593Smuzhiyun 		puts("Board: EtherCAN/2 Gateway");
182*4882a593Smuzhiyun 		break;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 	if (env_get_f("serial#", str, sizeof(str)) > 0) {
185*4882a593Smuzhiyun 		puts(", serial# ");
186*4882a593Smuzhiyun 		puts(str);
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun #ifdef CONFIG_REVISION_TAG
189*4882a593Smuzhiyun 	printf("\nHardware-revision: 1.%d\n", get_hw_rev());
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun 	printf("Mach-type: %lu\n", gd->bd->bi_arch_number);
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun #endif /* CONFIG_DISPLAY_BOARDINFO */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_TAG
get_board_serial(struct tag_serialnr * serialnr)197*4882a593Smuzhiyun void get_board_serial(struct tag_serialnr *serialnr)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	char *str;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	char *serial = env_get("serial#");
202*4882a593Smuzhiyun 	if (serial) {
203*4882a593Smuzhiyun 		str = strchr(serial, '_');
204*4882a593Smuzhiyun 		if (str && (strlen(str) >= 4)) {
205*4882a593Smuzhiyun 			serialnr->high = (*(str + 1) << 8) | *(str + 2);
206*4882a593Smuzhiyun 			serialnr->low = simple_strtoul(str + 3, NULL, 16);
207*4882a593Smuzhiyun 		}
208*4882a593Smuzhiyun 	} else {
209*4882a593Smuzhiyun 		serialnr->high = 0;
210*4882a593Smuzhiyun 		serialnr->low = 0;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun #endif
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #ifdef CONFIG_REVISION_TAG
get_board_rev(void)216*4882a593Smuzhiyun u32 get_board_rev(void)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	return hw_rev | 0x100;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)223*4882a593Smuzhiyun int misc_init_r(void)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	char		*str;
226*4882a593Smuzhiyun 	char		buf[32];
227*4882a593Smuzhiyun 	at91_pmc_t	*pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/*
230*4882a593Smuzhiyun 	 * Normally the processor clock has a divisor of 2.
231*4882a593Smuzhiyun 	 * In some cases this this needs to be set to 4.
232*4882a593Smuzhiyun 	 * Check the user has set environment mdiv to 4 to change the divisor.
233*4882a593Smuzhiyun 	 */
234*4882a593Smuzhiyun 	str = env_get("mdiv");
235*4882a593Smuzhiyun 	if (str && (strcmp(str, "4") == 0)) {
236*4882a593Smuzhiyun 		writel((readl(&pmc->mckr) & ~AT91_PMC_MDIV) |
237*4882a593Smuzhiyun 			AT91SAM9_PMC_MDIV_4, &pmc->mckr);
238*4882a593Smuzhiyun 		at91_clock_init(CONFIG_SYS_AT91_MAIN_CLOCK);
239*4882a593Smuzhiyun 		serial_setbrg();
240*4882a593Smuzhiyun 		/* Notify the user that the clock is not default */
241*4882a593Smuzhiyun 		printf("Setting master clock to %s MHz\n",
242*4882a593Smuzhiyun 			strmhz(buf, get_mck_clk_rate()));
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun #endif /* CONFIG_MISC_INIT_R */
248*4882a593Smuzhiyun 
board_early_init_f(void)249*4882a593Smuzhiyun int board_early_init_f(void)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_UHP);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
board_init(void)256*4882a593Smuzhiyun int board_init(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	/* initialize ET1100 Controller */
259*4882a593Smuzhiyun 	meesc_ethercat_hw_init();
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* adress of boot parameters */
262*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
265*4882a593Smuzhiyun 	meesc_nand_hw_init();
266*4882a593Smuzhiyun #endif
267*4882a593Smuzhiyun #ifdef CONFIG_MACB
268*4882a593Smuzhiyun 	meesc_macb_hw_init();
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun #ifdef CONFIG_AT91_CAN
271*4882a593Smuzhiyun 	at91_can_hw_init();
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun #ifdef CONFIG_USB_OHCI_NEW
274*4882a593Smuzhiyun 	at91_uhp_hw_init();
275*4882a593Smuzhiyun #endif
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278