xref: /OK3568_Linux_fs/u-boot/board/engicam/isiotmx6ul/isiotmx6ul.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Amarula Solutions B.V.
3*4882a593Smuzhiyun  * Copyright (C) 2016 Engicam S.r.l.
4*4882a593Smuzhiyun  * Author: Jagan Teki <jagan@amarulasolutions.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <mmc.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <linux/sizes.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
18*4882a593Smuzhiyun #include <asm/arch/iomux.h>
19*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
20*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
21*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "../common/board.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define GPMI_PAD_CTRL0		(PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
30*4882a593Smuzhiyun #define GPMI_PAD_CTRL1		(PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
31*4882a593Smuzhiyun 				PAD_CTL_SRE_FAST)
32*4882a593Smuzhiyun #define GPMI_PAD_CTRL2		(GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static iomux_v3_cfg_t const nand_pads[] = {
35*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA00__RAWNAND_DATA00 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
36*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA01__RAWNAND_DATA01 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
37*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA02__RAWNAND_DATA02 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
38*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA03__RAWNAND_DATA03 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
39*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA04__RAWNAND_DATA04 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
40*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA05__RAWNAND_DATA05 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
41*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA06__RAWNAND_DATA06 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
42*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA07__RAWNAND_DATA07 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
43*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_CLE__RAWNAND_CLE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
44*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_ALE__RAWNAND_ALE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
45*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_CE0_B__RAWNAND_CE0_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
46*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_RE_B__RAWNAND_RE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
47*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_WE_B__RAWNAND_WE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
48*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_WP_B__RAWNAND_WP_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
49*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_READY_B__RAWNAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
setup_gpmi_nand(void)52*4882a593Smuzhiyun void setup_gpmi_nand(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* config gpmi nand iomux */
57*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(nand_pads);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	clrbits_le32(&mxc_ccm->CCGR4,
60*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
61*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
62*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
63*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
64*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/*
67*4882a593Smuzhiyun 	 * config gpmi and bch clock to 100 MHz
68*4882a593Smuzhiyun 	 * bch/gpmi select PLL2 PFD2 400M
69*4882a593Smuzhiyun 	 * 100M = 400M / 4
70*4882a593Smuzhiyun 	 */
71*4882a593Smuzhiyun 	clrbits_le32(&mxc_ccm->cscmr1,
72*4882a593Smuzhiyun 		     MXC_CCM_CSCMR1_BCH_CLK_SEL |
73*4882a593Smuzhiyun 		     MXC_CCM_CSCMR1_GPMI_CLK_SEL);
74*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->cscdr1,
75*4882a593Smuzhiyun 			MXC_CCM_CSCDR1_BCH_PODF_MASK |
76*4882a593Smuzhiyun 			MXC_CCM_CSCDR1_GPMI_PODF_MASK,
77*4882a593Smuzhiyun 			(3 << MXC_CCM_CSCDR1_BCH_PODF_OFFSET) |
78*4882a593Smuzhiyun 			(3 << MXC_CCM_CSCDR1_GPMI_PODF_OFFSET));
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* enable gpmi and bch clock gating */
81*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR4,
82*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
83*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
84*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
85*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
86*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* enable apbh clock gating */
89*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun #endif /* CONFIG_NAND_MXS */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_IN_MMC
board_mmc_get_env_dev(int devno)94*4882a593Smuzhiyun int board_mmc_get_env_dev(int devno)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	/* dev 0 for SD/eSD, dev 1 for MMC/eMMC */
97*4882a593Smuzhiyun 	return (devno == 0) ? 0 : 1;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun 
setenv_fdt_file(void)101*4882a593Smuzhiyun void setenv_fdt_file(void)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	if (is_mx6ul()) {
104*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_IN_MMC
105*4882a593Smuzhiyun 		env_set("fdt_file", "imx6ul-isiot-emmc.dtb");
106*4882a593Smuzhiyun #else
107*4882a593Smuzhiyun 		env_set("fdt_file", "imx6ul-isiot-nand.dtb");
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
113*4882a593Smuzhiyun #include <spl.h>
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* MMC board initialization is needed till adding DM support in SPL */
116*4882a593Smuzhiyun #if defined(CONFIG_FSL_ESDHC) && !defined(CONFIG_DM_MMC)
117*4882a593Smuzhiyun #include <mmc.h>
118*4882a593Smuzhiyun #include <fsl_esdhc.h>
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |             \
121*4882a593Smuzhiyun 	PAD_CTL_PUS_22K_UP  | PAD_CTL_SPEED_LOW |               \
122*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc1_pads[] = {
125*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
126*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
127*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
128*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
129*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
130*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* VSELECT */
133*4882a593Smuzhiyun 	IOMUX_PADS(PAD_GPIO1_IO05__USDHC1_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
134*4882a593Smuzhiyun 	/* CD */
135*4882a593Smuzhiyun 	IOMUX_PADS(PAD_UART1_RTS_B__GPIO1_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL)),
136*4882a593Smuzhiyun 	/* RST_B */
137*4882a593Smuzhiyun 	IOMUX_PADS(PAD_GPIO1_IO09__GPIO1_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
141*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_ALE__USDHC2_RESET_B | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
142*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_RE_B__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
143*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_WE_B__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
144*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA00__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
145*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA01__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
146*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA02__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
147*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA03__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
148*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA04__USDHC2_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
149*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NAND_DATA05__USDHC2_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define USDHC1_CD_GPIO	IMX_GPIO_NR(1, 19)
153*4882a593Smuzhiyun #define USDHC2_CD_GPIO	IMX_GPIO_NR(4, 5)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[2] = {
156*4882a593Smuzhiyun 	{USDHC1_BASE_ADDR, 0, 4},
157*4882a593Smuzhiyun 	{USDHC2_BASE_ADDR, 0, 8},
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)160*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
163*4882a593Smuzhiyun 	int ret = 0;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	switch (cfg->esdhc_base) {
166*4882a593Smuzhiyun 	case USDHC1_BASE_ADDR:
167*4882a593Smuzhiyun 		ret = !gpio_get_value(USDHC1_CD_GPIO);
168*4882a593Smuzhiyun 		break;
169*4882a593Smuzhiyun 	case USDHC2_BASE_ADDR:
170*4882a593Smuzhiyun 		ret = !gpio_get_value(USDHC2_CD_GPIO);
171*4882a593Smuzhiyun 		break;
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return ret;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)177*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	int i, ret;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/*
182*4882a593Smuzhiyun 	* According to the board_mmc_init() the following map is done:
183*4882a593Smuzhiyun 	* (U-boot device node)    (Physical Port)
184*4882a593Smuzhiyun 	* mmc0				USDHC1
185*4882a593Smuzhiyun 	* mmc1				USDHC2
186*4882a593Smuzhiyun 	*/
187*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
188*4882a593Smuzhiyun 		switch (i) {
189*4882a593Smuzhiyun 		case 0:
190*4882a593Smuzhiyun 			SETUP_IOMUX_PADS(usdhc1_pads);
191*4882a593Smuzhiyun 			gpio_direction_input(USDHC1_CD_GPIO);
192*4882a593Smuzhiyun 			usdhc_cfg[i].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
193*4882a593Smuzhiyun 			break;
194*4882a593Smuzhiyun 		case 1:
195*4882a593Smuzhiyun 			SETUP_IOMUX_PADS(usdhc2_pads);
196*4882a593Smuzhiyun 			gpio_direction_input(USDHC2_CD_GPIO);
197*4882a593Smuzhiyun 			usdhc_cfg[i].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
198*4882a593Smuzhiyun 			break;
199*4882a593Smuzhiyun 		default:
200*4882a593Smuzhiyun 			printf("Warning - USDHC%d controller not supporting\n",
201*4882a593Smuzhiyun 			       i + 1);
202*4882a593Smuzhiyun 			return 0;
203*4882a593Smuzhiyun 		}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
206*4882a593Smuzhiyun 		if (ret) {
207*4882a593Smuzhiyun 			printf("Warning: failed to initialize mmc dev %d\n", i);
208*4882a593Smuzhiyun 			return ret;
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #ifdef CONFIG_ENV_IS_IN_MMC
board_boot_order(u32 * spl_boot_list)216*4882a593Smuzhiyun void board_boot_order(u32 *spl_boot_list)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	u32 bmode = imx6_src_get_boot_mode();
219*4882a593Smuzhiyun 	u8 boot_dev = BOOT_DEVICE_MMC1;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	switch ((bmode & IMX6_BMODE_MASK) >> IMX6_BMODE_SHIFT) {
222*4882a593Smuzhiyun 	case IMX6_BMODE_SD:
223*4882a593Smuzhiyun 	case IMX6_BMODE_ESD:
224*4882a593Smuzhiyun 		/* SD/eSD - BOOT_DEVICE_MMC1 */
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 	case IMX6_BMODE_MMC:
227*4882a593Smuzhiyun 	case IMX6_BMODE_EMMC:
228*4882a593Smuzhiyun 		/* MMC/eMMC */
229*4882a593Smuzhiyun 		boot_dev = BOOT_DEVICE_MMC2;
230*4882a593Smuzhiyun 		break;
231*4882a593Smuzhiyun 	default:
232*4882a593Smuzhiyun 		/* Default - BOOT_DEVICE_MMC1 */
233*4882a593Smuzhiyun 		printf("Wrong board boot order\n");
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	spl_boot_list[0] = boot_dev;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun #endif /* CONFIG_FSL_ESDHC */
241*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
242