1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Amarula Solutions B.V.
3*4882a593Smuzhiyun * Copyright (C) 2016 Engicam S.r.l.
4*4882a593Smuzhiyun * Author: Jagan Teki <jagan@amarulasolutions.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <mmc.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <linux/sizes.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
18*4882a593Smuzhiyun #include <asm/arch/iomux.h>
19*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
20*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
21*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "../common/board.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
30*4882a593Smuzhiyun #define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
31*4882a593Smuzhiyun PAD_CTL_SRE_FAST)
32*4882a593Smuzhiyun #define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static iomux_v3_cfg_t const nand_pads[] = {
35*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_DATA00__RAWNAND_DATA00 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
36*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_DATA01__RAWNAND_DATA01 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
37*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_DATA02__RAWNAND_DATA02 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
38*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_DATA03__RAWNAND_DATA03 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
39*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_DATA04__RAWNAND_DATA04 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
40*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_DATA05__RAWNAND_DATA05 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
41*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_DATA06__RAWNAND_DATA06 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
42*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_DATA07__RAWNAND_DATA07 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
43*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_CLE__RAWNAND_CLE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
44*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_ALE__RAWNAND_ALE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
45*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_CE0_B__RAWNAND_CE0_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
46*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_RE_B__RAWNAND_RE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
47*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_WE_B__RAWNAND_WE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
48*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_WP_B__RAWNAND_WP_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
49*4882a593Smuzhiyun IOMUX_PADS(PAD_NAND_READY_B__RAWNAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
setup_gpmi_nand(void)52*4882a593Smuzhiyun void setup_gpmi_nand(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* config gpmi nand iomux */
57*4882a593Smuzhiyun SETUP_IOMUX_PADS(nand_pads);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun clrbits_le32(&mxc_ccm->CCGR4,
60*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
61*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
62*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
63*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
64*4882a593Smuzhiyun MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * config gpmi and bch clock to 100 MHz
68*4882a593Smuzhiyun * bch/gpmi select PLL2 PFD2 400M
69*4882a593Smuzhiyun * 100M = 400M / 4
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun clrbits_le32(&mxc_ccm->cscmr1,
72*4882a593Smuzhiyun MXC_CCM_CSCMR1_BCH_CLK_SEL |
73*4882a593Smuzhiyun MXC_CCM_CSCMR1_GPMI_CLK_SEL);
74*4882a593Smuzhiyun clrsetbits_le32(&mxc_ccm->cscdr1,
75*4882a593Smuzhiyun MXC_CCM_CSCDR1_BCH_PODF_MASK |
76*4882a593Smuzhiyun MXC_CCM_CSCDR1_GPMI_PODF_MASK,
77*4882a593Smuzhiyun (3 << MXC_CCM_CSCDR1_BCH_PODF_OFFSET) |
78*4882a593Smuzhiyun (3 << MXC_CCM_CSCDR1_GPMI_PODF_OFFSET));
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* enable gpmi and bch clock gating */
81*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR4,
82*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
83*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
84*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
85*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
86*4882a593Smuzhiyun MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* enable apbh clock gating */
89*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun #endif /* CONFIG_NAND_MXS */
92*4882a593Smuzhiyun
setenv_fdt_file(void)93*4882a593Smuzhiyun void setenv_fdt_file(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun if (is_mx6ul())
96*4882a593Smuzhiyun env_set("fdt_file", "imx6ul-geam-kit.dtb");
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
100*4882a593Smuzhiyun /* MMC board initialization is needed till adding DM support in SPL */
101*4882a593Smuzhiyun #if defined(CONFIG_FSL_ESDHC) && !defined(CONFIG_DM_MMC)
102*4882a593Smuzhiyun #include <mmc.h>
103*4882a593Smuzhiyun #include <fsl_esdhc.h>
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
106*4882a593Smuzhiyun PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
107*4882a593Smuzhiyun PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc1_pads[] = {
110*4882a593Smuzhiyun IOMUX_PADS(PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
111*4882a593Smuzhiyun IOMUX_PADS(PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
112*4882a593Smuzhiyun IOMUX_PADS(PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
113*4882a593Smuzhiyun IOMUX_PADS(PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
114*4882a593Smuzhiyun IOMUX_PADS(PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
115*4882a593Smuzhiyun IOMUX_PADS(PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* VSELECT */
118*4882a593Smuzhiyun IOMUX_PADS(PAD_GPIO1_IO05__USDHC1_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
119*4882a593Smuzhiyun /* CD */
120*4882a593Smuzhiyun IOMUX_PADS(PAD_UART1_RTS_B__GPIO1_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL)),
121*4882a593Smuzhiyun /* RST_B */
122*4882a593Smuzhiyun IOMUX_PADS(PAD_GPIO1_IO09__GPIO1_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define USDHC1_CD_GPIO IMX_GPIO_NR(1, 1)
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[1] = {
128*4882a593Smuzhiyun {USDHC1_BASE_ADDR, 0, 4},
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)131*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
134*4882a593Smuzhiyun int ret = 0;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun switch (cfg->esdhc_base) {
137*4882a593Smuzhiyun case USDHC1_BASE_ADDR:
138*4882a593Smuzhiyun ret = !gpio_get_value(USDHC1_CD_GPIO);
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return ret;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)145*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun int i, ret;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * According to the board_mmc_init() the following map is done:
151*4882a593Smuzhiyun * (U-boot device node) (Physical Port)
152*4882a593Smuzhiyun * mmc0 USDHC1
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
155*4882a593Smuzhiyun switch (i) {
156*4882a593Smuzhiyun case 0:
157*4882a593Smuzhiyun SETUP_IOMUX_PADS(usdhc1_pads);
158*4882a593Smuzhiyun gpio_direction_input(USDHC1_CD_GPIO);
159*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun default:
162*4882a593Smuzhiyun printf("Warning - USDHC%d controller not supporting\n",
163*4882a593Smuzhiyun i + 1);
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
168*4882a593Smuzhiyun if (ret) {
169*4882a593Smuzhiyun printf("Warning: failed to initialize mmc dev %d\n", i);
170*4882a593Smuzhiyun return ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun #endif /* CONFIG_FSL_ESDHC */
177*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
178