1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Amarula Solutions B.V.
3*4882a593Smuzhiyun * Copyright (C) 2016 Engicam S.r.l.
4*4882a593Smuzhiyun * Author: Jagan Teki <jagan@amarulasolutions.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <spl.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <linux/sizes.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
18*4882a593Smuzhiyun #include <asm/arch/iomux.h>
19*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
20*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
21*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
24*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
29*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
30*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static iomux_v3_cfg_t const uart_pads[] = {
33*4882a593Smuzhiyun #ifdef CONFIG_MX6QDL
34*4882a593Smuzhiyun IOMUX_PADS(PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
35*4882a593Smuzhiyun IOMUX_PADS(PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
36*4882a593Smuzhiyun #elif CONFIG_MX6UL
37*4882a593Smuzhiyun IOMUX_PADS(PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL)),
38*4882a593Smuzhiyun IOMUX_PADS(PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL)),
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)43*4882a593Smuzhiyun int spl_start_uboot(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun /* break into full u-boot on 'c' */
46*4882a593Smuzhiyun if (serial_tstc() && serial_getc() == 'c')
47*4882a593Smuzhiyun return 1;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #ifdef CONFIG_MX6QDL
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * Driving strength:
56*4882a593Smuzhiyun * 0x30 == 40 Ohm
57*4882a593Smuzhiyun * 0x28 == 48 Ohm
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun #define IMX6DQ_DRIVE_STRENGTH 0x30
60*4882a593Smuzhiyun #define IMX6SDL_DRIVE_STRENGTH 0x28
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* configure MX6Q/DUAL mmdc DDR io registers */
63*4882a593Smuzhiyun static struct mx6dq_iomux_ddr_regs mx6dq_ddr_ioregs = {
64*4882a593Smuzhiyun .dram_sdqs0 = IMX6DQ_DRIVE_STRENGTH,
65*4882a593Smuzhiyun .dram_sdqs1 = IMX6DQ_DRIVE_STRENGTH,
66*4882a593Smuzhiyun .dram_sdqs2 = IMX6DQ_DRIVE_STRENGTH,
67*4882a593Smuzhiyun .dram_sdqs3 = IMX6DQ_DRIVE_STRENGTH,
68*4882a593Smuzhiyun .dram_sdqs4 = IMX6DQ_DRIVE_STRENGTH,
69*4882a593Smuzhiyun .dram_sdqs5 = IMX6DQ_DRIVE_STRENGTH,
70*4882a593Smuzhiyun .dram_sdqs6 = IMX6DQ_DRIVE_STRENGTH,
71*4882a593Smuzhiyun .dram_sdqs7 = IMX6DQ_DRIVE_STRENGTH,
72*4882a593Smuzhiyun .dram_dqm0 = IMX6DQ_DRIVE_STRENGTH,
73*4882a593Smuzhiyun .dram_dqm1 = IMX6DQ_DRIVE_STRENGTH,
74*4882a593Smuzhiyun .dram_dqm2 = IMX6DQ_DRIVE_STRENGTH,
75*4882a593Smuzhiyun .dram_dqm3 = IMX6DQ_DRIVE_STRENGTH,
76*4882a593Smuzhiyun .dram_dqm4 = IMX6DQ_DRIVE_STRENGTH,
77*4882a593Smuzhiyun .dram_dqm5 = IMX6DQ_DRIVE_STRENGTH,
78*4882a593Smuzhiyun .dram_dqm6 = IMX6DQ_DRIVE_STRENGTH,
79*4882a593Smuzhiyun .dram_dqm7 = IMX6DQ_DRIVE_STRENGTH,
80*4882a593Smuzhiyun .dram_cas = IMX6DQ_DRIVE_STRENGTH,
81*4882a593Smuzhiyun .dram_ras = IMX6DQ_DRIVE_STRENGTH,
82*4882a593Smuzhiyun .dram_sdclk_0 = IMX6DQ_DRIVE_STRENGTH,
83*4882a593Smuzhiyun .dram_sdclk_1 = IMX6DQ_DRIVE_STRENGTH,
84*4882a593Smuzhiyun .dram_reset = IMX6DQ_DRIVE_STRENGTH,
85*4882a593Smuzhiyun .dram_sdcke0 = IMX6DQ_DRIVE_STRENGTH,
86*4882a593Smuzhiyun .dram_sdcke1 = IMX6DQ_DRIVE_STRENGTH,
87*4882a593Smuzhiyun .dram_sdba2 = 0x00000000,
88*4882a593Smuzhiyun .dram_sdodt0 = IMX6DQ_DRIVE_STRENGTH,
89*4882a593Smuzhiyun .dram_sdodt1 = IMX6DQ_DRIVE_STRENGTH,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* configure MX6Q/DUAL mmdc GRP io registers */
93*4882a593Smuzhiyun static struct mx6dq_iomux_grp_regs mx6dq_grp_ioregs = {
94*4882a593Smuzhiyun .grp_b0ds = IMX6DQ_DRIVE_STRENGTH,
95*4882a593Smuzhiyun .grp_b1ds = IMX6DQ_DRIVE_STRENGTH,
96*4882a593Smuzhiyun .grp_b2ds = IMX6DQ_DRIVE_STRENGTH,
97*4882a593Smuzhiyun .grp_b3ds = IMX6DQ_DRIVE_STRENGTH,
98*4882a593Smuzhiyun .grp_b4ds = IMX6DQ_DRIVE_STRENGTH,
99*4882a593Smuzhiyun .grp_b5ds = IMX6DQ_DRIVE_STRENGTH,
100*4882a593Smuzhiyun .grp_b6ds = IMX6DQ_DRIVE_STRENGTH,
101*4882a593Smuzhiyun .grp_b7ds = IMX6DQ_DRIVE_STRENGTH,
102*4882a593Smuzhiyun .grp_addds = IMX6DQ_DRIVE_STRENGTH,
103*4882a593Smuzhiyun .grp_ddrmode_ctl = 0x00020000,
104*4882a593Smuzhiyun .grp_ddrpke = 0x00000000,
105*4882a593Smuzhiyun .grp_ddrmode = 0x00020000,
106*4882a593Smuzhiyun .grp_ctlds = IMX6DQ_DRIVE_STRENGTH,
107*4882a593Smuzhiyun .grp_ddr_type = 0x000c0000,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* configure MX6SOLO/DUALLITE mmdc DDR io registers */
111*4882a593Smuzhiyun struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
112*4882a593Smuzhiyun .dram_sdclk_0 = IMX6SDL_DRIVE_STRENGTH,
113*4882a593Smuzhiyun .dram_sdclk_1 = IMX6SDL_DRIVE_STRENGTH,
114*4882a593Smuzhiyun .dram_cas = IMX6SDL_DRIVE_STRENGTH,
115*4882a593Smuzhiyun .dram_ras = IMX6SDL_DRIVE_STRENGTH,
116*4882a593Smuzhiyun .dram_reset = IMX6SDL_DRIVE_STRENGTH,
117*4882a593Smuzhiyun .dram_sdcke0 = IMX6SDL_DRIVE_STRENGTH,
118*4882a593Smuzhiyun .dram_sdcke1 = IMX6SDL_DRIVE_STRENGTH,
119*4882a593Smuzhiyun .dram_sdba2 = 0x00000000,
120*4882a593Smuzhiyun .dram_sdodt0 = IMX6SDL_DRIVE_STRENGTH,
121*4882a593Smuzhiyun .dram_sdodt1 = IMX6SDL_DRIVE_STRENGTH,
122*4882a593Smuzhiyun .dram_sdqs0 = IMX6SDL_DRIVE_STRENGTH,
123*4882a593Smuzhiyun .dram_sdqs1 = IMX6SDL_DRIVE_STRENGTH,
124*4882a593Smuzhiyun .dram_sdqs2 = IMX6SDL_DRIVE_STRENGTH,
125*4882a593Smuzhiyun .dram_sdqs3 = IMX6SDL_DRIVE_STRENGTH,
126*4882a593Smuzhiyun .dram_sdqs4 = IMX6SDL_DRIVE_STRENGTH,
127*4882a593Smuzhiyun .dram_sdqs5 = IMX6SDL_DRIVE_STRENGTH,
128*4882a593Smuzhiyun .dram_sdqs6 = IMX6SDL_DRIVE_STRENGTH,
129*4882a593Smuzhiyun .dram_sdqs7 = IMX6SDL_DRIVE_STRENGTH,
130*4882a593Smuzhiyun .dram_dqm0 = IMX6SDL_DRIVE_STRENGTH,
131*4882a593Smuzhiyun .dram_dqm1 = IMX6SDL_DRIVE_STRENGTH,
132*4882a593Smuzhiyun .dram_dqm2 = IMX6SDL_DRIVE_STRENGTH,
133*4882a593Smuzhiyun .dram_dqm3 = IMX6SDL_DRIVE_STRENGTH,
134*4882a593Smuzhiyun .dram_dqm4 = IMX6SDL_DRIVE_STRENGTH,
135*4882a593Smuzhiyun .dram_dqm5 = IMX6SDL_DRIVE_STRENGTH,
136*4882a593Smuzhiyun .dram_dqm6 = IMX6SDL_DRIVE_STRENGTH,
137*4882a593Smuzhiyun .dram_dqm7 = IMX6SDL_DRIVE_STRENGTH,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* configure MX6SOLO/DUALLITE mmdc GRP io registers */
141*4882a593Smuzhiyun struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
142*4882a593Smuzhiyun .grp_ddr_type = 0x000c0000,
143*4882a593Smuzhiyun .grp_ddrmode_ctl = 0x00020000,
144*4882a593Smuzhiyun .grp_ddrpke = 0x00000000,
145*4882a593Smuzhiyun .grp_addds = IMX6SDL_DRIVE_STRENGTH,
146*4882a593Smuzhiyun .grp_ctlds = IMX6SDL_DRIVE_STRENGTH,
147*4882a593Smuzhiyun .grp_ddrmode = 0x00020000,
148*4882a593Smuzhiyun .grp_b0ds = IMX6SDL_DRIVE_STRENGTH,
149*4882a593Smuzhiyun .grp_b1ds = IMX6SDL_DRIVE_STRENGTH,
150*4882a593Smuzhiyun .grp_b2ds = IMX6SDL_DRIVE_STRENGTH,
151*4882a593Smuzhiyun .grp_b3ds = IMX6SDL_DRIVE_STRENGTH,
152*4882a593Smuzhiyun .grp_b4ds = IMX6SDL_DRIVE_STRENGTH,
153*4882a593Smuzhiyun .grp_b5ds = IMX6SDL_DRIVE_STRENGTH,
154*4882a593Smuzhiyun .grp_b6ds = IMX6SDL_DRIVE_STRENGTH,
155*4882a593Smuzhiyun .grp_b7ds = IMX6SDL_DRIVE_STRENGTH,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* mt41j256 */
159*4882a593Smuzhiyun static struct mx6_ddr3_cfg mt41j256 = {
160*4882a593Smuzhiyun .mem_speed = 1066,
161*4882a593Smuzhiyun .density = 2,
162*4882a593Smuzhiyun .width = 16,
163*4882a593Smuzhiyun .banks = 8,
164*4882a593Smuzhiyun .rowaddr = 13,
165*4882a593Smuzhiyun .coladdr = 10,
166*4882a593Smuzhiyun .pagesz = 2,
167*4882a593Smuzhiyun .trcd = 1375,
168*4882a593Smuzhiyun .trcmin = 4875,
169*4882a593Smuzhiyun .trasmin = 3500,
170*4882a593Smuzhiyun .SRT = 0,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static struct mx6_mmdc_calibration mx6dq_mmdc_calib = {
174*4882a593Smuzhiyun .p0_mpwldectrl0 = 0x000E0009,
175*4882a593Smuzhiyun .p0_mpwldectrl1 = 0x0018000E,
176*4882a593Smuzhiyun .p1_mpwldectrl0 = 0x00000007,
177*4882a593Smuzhiyun .p1_mpwldectrl1 = 0x00000000,
178*4882a593Smuzhiyun .p0_mpdgctrl0 = 0x43280334,
179*4882a593Smuzhiyun .p0_mpdgctrl1 = 0x031C0314,
180*4882a593Smuzhiyun .p1_mpdgctrl0 = 0x4318031C,
181*4882a593Smuzhiyun .p1_mpdgctrl1 = 0x030C0258,
182*4882a593Smuzhiyun .p0_mprddlctl = 0x3E343A40,
183*4882a593Smuzhiyun .p1_mprddlctl = 0x383C3844,
184*4882a593Smuzhiyun .p0_mpwrdlctl = 0x40404440,
185*4882a593Smuzhiyun .p1_mpwrdlctl = 0x4C3E4446,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* DDR 64bit */
189*4882a593Smuzhiyun static struct mx6_ddr_sysinfo mem_q = {
190*4882a593Smuzhiyun .ddr_type = DDR_TYPE_DDR3,
191*4882a593Smuzhiyun .dsize = 2,
192*4882a593Smuzhiyun .cs1_mirror = 0,
193*4882a593Smuzhiyun /* config for full 4GB range so that get_mem_size() works */
194*4882a593Smuzhiyun .cs_density = 32,
195*4882a593Smuzhiyun .ncs = 1,
196*4882a593Smuzhiyun .bi_on = 1,
197*4882a593Smuzhiyun .rtt_nom = 2,
198*4882a593Smuzhiyun .rtt_wr = 2,
199*4882a593Smuzhiyun .ralat = 5,
200*4882a593Smuzhiyun .walat = 0,
201*4882a593Smuzhiyun .mif3_mode = 3,
202*4882a593Smuzhiyun .rst_to_cke = 0x23,
203*4882a593Smuzhiyun .sde_to_rst = 0x10,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static struct mx6_mmdc_calibration mx6dl_mmdc_calib = {
207*4882a593Smuzhiyun .p0_mpwldectrl0 = 0x001F0024,
208*4882a593Smuzhiyun .p0_mpwldectrl1 = 0x00110018,
209*4882a593Smuzhiyun .p1_mpwldectrl0 = 0x001F0024,
210*4882a593Smuzhiyun .p1_mpwldectrl1 = 0x00110018,
211*4882a593Smuzhiyun .p0_mpdgctrl0 = 0x4230022C,
212*4882a593Smuzhiyun .p0_mpdgctrl1 = 0x02180220,
213*4882a593Smuzhiyun .p1_mpdgctrl0 = 0x42440248,
214*4882a593Smuzhiyun .p1_mpdgctrl1 = 0x02300238,
215*4882a593Smuzhiyun .p0_mprddlctl = 0x44444A48,
216*4882a593Smuzhiyun .p1_mprddlctl = 0x46484A42,
217*4882a593Smuzhiyun .p0_mpwrdlctl = 0x38383234,
218*4882a593Smuzhiyun .p1_mpwrdlctl = 0x3C34362E,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* DDR 64bit 1GB */
222*4882a593Smuzhiyun static struct mx6_ddr_sysinfo mem_dl = {
223*4882a593Smuzhiyun .dsize = 2,
224*4882a593Smuzhiyun .cs1_mirror = 0,
225*4882a593Smuzhiyun /* config for full 4GB range so that get_mem_size() works */
226*4882a593Smuzhiyun .cs_density = 32,
227*4882a593Smuzhiyun .ncs = 1,
228*4882a593Smuzhiyun .bi_on = 1,
229*4882a593Smuzhiyun .rtt_nom = 1,
230*4882a593Smuzhiyun .rtt_wr = 1,
231*4882a593Smuzhiyun .ralat = 5,
232*4882a593Smuzhiyun .walat = 0,
233*4882a593Smuzhiyun .mif3_mode = 3,
234*4882a593Smuzhiyun .rst_to_cke = 0x23,
235*4882a593Smuzhiyun .sde_to_rst = 0x10,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* DDR 32bit 512MB */
239*4882a593Smuzhiyun static struct mx6_ddr_sysinfo mem_s = {
240*4882a593Smuzhiyun .dsize = 1,
241*4882a593Smuzhiyun .cs1_mirror = 0,
242*4882a593Smuzhiyun /* config for full 4GB range so that get_mem_size() works */
243*4882a593Smuzhiyun .cs_density = 32,
244*4882a593Smuzhiyun .ncs = 1,
245*4882a593Smuzhiyun .bi_on = 1,
246*4882a593Smuzhiyun .rtt_nom = 1,
247*4882a593Smuzhiyun .rtt_wr = 1,
248*4882a593Smuzhiyun .ralat = 5,
249*4882a593Smuzhiyun .walat = 0,
250*4882a593Smuzhiyun .mif3_mode = 3,
251*4882a593Smuzhiyun .rst_to_cke = 0x23,
252*4882a593Smuzhiyun .sde_to_rst = 0x10,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun #endif /* CONFIG_MX6QDL */
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun #ifdef CONFIG_MX6UL
257*4882a593Smuzhiyun static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
258*4882a593Smuzhiyun .grp_addds = 0x00000030,
259*4882a593Smuzhiyun .grp_ddrmode_ctl = 0x00020000,
260*4882a593Smuzhiyun .grp_b0ds = 0x00000030,
261*4882a593Smuzhiyun .grp_ctlds = 0x00000030,
262*4882a593Smuzhiyun .grp_b1ds = 0x00000030,
263*4882a593Smuzhiyun .grp_ddrpke = 0x00000000,
264*4882a593Smuzhiyun .grp_ddrmode = 0x00020000,
265*4882a593Smuzhiyun .grp_ddr_type = 0x000c0000,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
269*4882a593Smuzhiyun .dram_dqm0 = 0x00000030,
270*4882a593Smuzhiyun .dram_dqm1 = 0x00000030,
271*4882a593Smuzhiyun .dram_ras = 0x00000030,
272*4882a593Smuzhiyun .dram_cas = 0x00000030,
273*4882a593Smuzhiyun .dram_odt0 = 0x00000030,
274*4882a593Smuzhiyun .dram_odt1 = 0x00000030,
275*4882a593Smuzhiyun .dram_sdba2 = 0x00000000,
276*4882a593Smuzhiyun .dram_sdclk_0 = 0x00000008,
277*4882a593Smuzhiyun .dram_sdqs0 = 0x00000038,
278*4882a593Smuzhiyun .dram_sdqs1 = 0x00000030,
279*4882a593Smuzhiyun .dram_reset = 0x00000030,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static struct mx6_mmdc_calibration mx6_mmcd_calib = {
283*4882a593Smuzhiyun .p0_mpwldectrl0 = 0x00070007,
284*4882a593Smuzhiyun .p0_mpdgctrl0 = 0x41490145,
285*4882a593Smuzhiyun .p0_mprddlctl = 0x40404546,
286*4882a593Smuzhiyun .p0_mpwrdlctl = 0x4040524D,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun struct mx6_ddr_sysinfo ddr_sysinfo = {
290*4882a593Smuzhiyun .dsize = 0,
291*4882a593Smuzhiyun .cs_density = 20,
292*4882a593Smuzhiyun .ncs = 1,
293*4882a593Smuzhiyun .cs1_mirror = 0,
294*4882a593Smuzhiyun .rtt_wr = 2,
295*4882a593Smuzhiyun .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
296*4882a593Smuzhiyun .walat = 1, /* Write additional latency */
297*4882a593Smuzhiyun .ralat = 5, /* Read additional latency */
298*4882a593Smuzhiyun .mif3_mode = 3, /* Command prediction working mode */
299*4882a593Smuzhiyun .bi_on = 1, /* Bank interleaving enabled */
300*4882a593Smuzhiyun .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
301*4882a593Smuzhiyun .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
302*4882a593Smuzhiyun .ddr_type = DDR_TYPE_DDR3,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static struct mx6_ddr3_cfg mem_ddr = {
306*4882a593Smuzhiyun .mem_speed = 800,
307*4882a593Smuzhiyun .density = 4,
308*4882a593Smuzhiyun .width = 16,
309*4882a593Smuzhiyun .banks = 8,
310*4882a593Smuzhiyun #ifdef TARGET_MX6UL_ISIOT
311*4882a593Smuzhiyun .rowaddr = 15,
312*4882a593Smuzhiyun #else
313*4882a593Smuzhiyun .rowaddr = 13,
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun .coladdr = 10,
316*4882a593Smuzhiyun .pagesz = 2,
317*4882a593Smuzhiyun .trcd = 1375,
318*4882a593Smuzhiyun .trcmin = 4875,
319*4882a593Smuzhiyun .trasmin = 3500,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun #endif /* CONFIG_MX6UL */
322*4882a593Smuzhiyun
ccgr_init(void)323*4882a593Smuzhiyun static void ccgr_init(void)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun #ifdef CONFIG_MX6QDL
328*4882a593Smuzhiyun writel(0x00003F3F, &ccm->CCGR0);
329*4882a593Smuzhiyun writel(0x0030FC00, &ccm->CCGR1);
330*4882a593Smuzhiyun writel(0x000FC000, &ccm->CCGR2);
331*4882a593Smuzhiyun writel(0x3F300000, &ccm->CCGR3);
332*4882a593Smuzhiyun writel(0xFF00F300, &ccm->CCGR4);
333*4882a593Smuzhiyun writel(0x0F0000C3, &ccm->CCGR5);
334*4882a593Smuzhiyun writel(0x000003CC, &ccm->CCGR6);
335*4882a593Smuzhiyun #elif CONFIG_MX6UL
336*4882a593Smuzhiyun writel(0x00c03f3f, &ccm->CCGR0);
337*4882a593Smuzhiyun writel(0xfcffff00, &ccm->CCGR1);
338*4882a593Smuzhiyun writel(0x0cffffcc, &ccm->CCGR2);
339*4882a593Smuzhiyun writel(0x3f3c3030, &ccm->CCGR3);
340*4882a593Smuzhiyun writel(0xff00fffc, &ccm->CCGR4);
341*4882a593Smuzhiyun writel(0x033f30ff, &ccm->CCGR5);
342*4882a593Smuzhiyun writel(0x00c00fff, &ccm->CCGR6);
343*4882a593Smuzhiyun #endif
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
spl_dram_init(void)346*4882a593Smuzhiyun static void spl_dram_init(void)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun #ifdef CONFIG_MX6QDL
349*4882a593Smuzhiyun if (is_mx6solo()) {
350*4882a593Smuzhiyun mx6sdl_dram_iocfg(32, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
351*4882a593Smuzhiyun mx6_dram_cfg(&mem_s, &mx6dl_mmdc_calib, &mt41j256);
352*4882a593Smuzhiyun } else if (is_mx6dl()) {
353*4882a593Smuzhiyun mx6sdl_dram_iocfg(64, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
354*4882a593Smuzhiyun mx6_dram_cfg(&mem_dl, &mx6dl_mmdc_calib, &mt41j256);
355*4882a593Smuzhiyun } else if (is_mx6dq()) {
356*4882a593Smuzhiyun mx6dq_dram_iocfg(64, &mx6dq_ddr_ioregs, &mx6dq_grp_ioregs);
357*4882a593Smuzhiyun mx6_dram_cfg(&mem_q, &mx6dq_mmdc_calib, &mt41j256);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun #elif CONFIG_MX6UL
360*4882a593Smuzhiyun mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
361*4882a593Smuzhiyun mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
362*4882a593Smuzhiyun #endif
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun udelay(100);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
board_init_f(ulong dummy)367*4882a593Smuzhiyun void board_init_f(ulong dummy)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun ccgr_init();
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* setup AIPS and disable watchdog */
372*4882a593Smuzhiyun arch_cpu_init();
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun gpr_init();
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* iomux */
377*4882a593Smuzhiyun SETUP_IOMUX_PADS(uart_pads);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* setup GP timer */
380*4882a593Smuzhiyun timer_init();
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* UART clocks enabled and gd valid - init serial console */
383*4882a593Smuzhiyun preloader_console_init();
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* DDR initialization */
386*4882a593Smuzhiyun spl_dram_init();
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* Clear the BSS. */
389*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* load/boot image from boot device */
392*4882a593Smuzhiyun board_init_r(NULL, 0);
393*4882a593Smuzhiyun }
394