1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014 Eukréa Electromatique
3*4882a593Smuzhiyun * Author: Eric Bénard <eric@eukrea.com>
4*4882a593Smuzhiyun * Fabio Estevam <fabio.estevam@freescale.com>
5*4882a593Smuzhiyun * Jon Nettleton <jon.nettleton@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * based on sabresd.c which is :
8*4882a593Smuzhiyun * Copyright (C) 2012 Freescale Semiconductor, Inc.
9*4882a593Smuzhiyun * and on hummingboard.c which is :
10*4882a593Smuzhiyun * Copyright (C) 2013 SolidRun ltd.
11*4882a593Smuzhiyun * Copyright (C) 2013 Jon Nettleton <jon.nettleton@gmail.com>.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
19*4882a593Smuzhiyun #include <asm/arch/iomux.h>
20*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <asm/gpio.h>
23*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
24*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
25*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
26*4882a593Smuzhiyun #include <asm/mach-imx/spi.h>
27*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
28*4882a593Smuzhiyun #include <i2c.h>
29*4882a593Smuzhiyun #include <mmc.h>
30*4882a593Smuzhiyun #include <fsl_esdhc.h>
31*4882a593Smuzhiyun #include <miiphy.h>
32*4882a593Smuzhiyun #include <netdev.h>
33*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
34*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
35*4882a593Smuzhiyun #include <linux/fb.h>
36*4882a593Smuzhiyun #include <ipu_pixfmt.h>
37*4882a593Smuzhiyun #include <asm/io.h>
38*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
39*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
42*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
43*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
46*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
47*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define USDHC_PAD_CLK_CTRL (PAD_CTL_SPEED_LOW | \
50*4882a593Smuzhiyun PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | \
51*4882a593Smuzhiyun PAD_CTL_HYS)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
54*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define ENET_PAD_CTRL_PD (PAD_CTL_PUS_100K_DOWN | \
57*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define ENET_PAD_CTRL_CLK ((PAD_CTL_PUS_100K_UP & ~PAD_CTL_PKE) | \
60*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
63*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
64*4882a593Smuzhiyun PAD_CTL_ODE | PAD_CTL_SRE_FAST)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
67*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static int board_type = -1;
70*4882a593Smuzhiyun #define BOARD_IS_MARSBOARD 0
71*4882a593Smuzhiyun #define BOARD_IS_RIOTBOARD 1
72*4882a593Smuzhiyun
dram_init(void)73*4882a593Smuzhiyun int dram_init(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static iomux_v3_cfg_t const uart2_pads[] = {
81*4882a593Smuzhiyun MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
82*4882a593Smuzhiyun MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
setup_iomux_uart(void)85*4882a593Smuzhiyun static void setup_iomux_uart(void)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads[] = {
91*4882a593Smuzhiyun MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
92*4882a593Smuzhiyun MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
93*4882a593Smuzhiyun /* GPIO16 -> AR8035 25MHz */
94*4882a593Smuzhiyun MX6_PAD_GPIO_16__ENET_REF_CLK | MUX_PAD_CTRL(NO_PAD_CTRL),
95*4882a593Smuzhiyun MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(NO_PAD_CTRL),
96*4882a593Smuzhiyun MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
97*4882a593Smuzhiyun MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
98*4882a593Smuzhiyun MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
99*4882a593Smuzhiyun MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
100*4882a593Smuzhiyun MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
101*4882a593Smuzhiyun /* AR8035 CLK_25M --> ENET_REF_CLK (V22) */
102*4882a593Smuzhiyun MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL_CLK),
103*4882a593Smuzhiyun MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
104*4882a593Smuzhiyun MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
105*4882a593Smuzhiyun MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
106*4882a593Smuzhiyun MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
107*4882a593Smuzhiyun MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
108*4882a593Smuzhiyun MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
109*4882a593Smuzhiyun /* AR8035 PHY Reset */
110*4882a593Smuzhiyun MX6_PAD_EIM_D31__GPIO3_IO31 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
111*4882a593Smuzhiyun /* AR8035 PHY Interrupt */
112*4882a593Smuzhiyun MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(ENET_PAD_CTRL),
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
setup_iomux_enet(void)115*4882a593Smuzhiyun static void setup_iomux_enet(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Reset AR8035 PHY */
120*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(3, 31) , 0);
121*4882a593Smuzhiyun mdelay(2);
122*4882a593Smuzhiyun gpio_set_value(IMX_GPIO_NR(3, 31), 1);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
mx6_rgmii_rework(struct phy_device * phydev)125*4882a593Smuzhiyun int mx6_rgmii_rework(struct phy_device *phydev)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun /* from linux/arch/arm/mach-imx/mach-imx6q.c :
128*4882a593Smuzhiyun * Ar803x phy SmartEEE feature cause link status generates glitch,
129*4882a593Smuzhiyun * which cause ethernet link down/up issue, so disable SmartEEE
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
132*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
133*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)138*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun mx6_rgmii_rework(phydev);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (phydev->drv->config)
143*4882a593Smuzhiyun phydev->drv->config(phydev);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc2_pads[] = {
149*4882a593Smuzhiyun MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CLK_CTRL),
150*4882a593Smuzhiyun MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
151*4882a593Smuzhiyun MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
152*4882a593Smuzhiyun MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
153*4882a593Smuzhiyun MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
154*4882a593Smuzhiyun MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
155*4882a593Smuzhiyun MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL), /* WP */
156*4882a593Smuzhiyun MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc3_pads[] = {
160*4882a593Smuzhiyun MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CLK_CTRL),
161*4882a593Smuzhiyun MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
162*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
163*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
164*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
165*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun iomux_v3_cfg_t const riotboard_usdhc3_pads[] = {
169*4882a593Smuzhiyun MX6_PAD_SD3_DAT4__GPIO7_IO01 | MUX_PAD_CTRL(NO_PAD_CTRL), /* WP */
170*4882a593Smuzhiyun MX6_PAD_SD3_DAT5__GPIO7_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc4_pads[] = {
174*4882a593Smuzhiyun MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CLK_CTRL),
175*4882a593Smuzhiyun MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
176*4882a593Smuzhiyun MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
177*4882a593Smuzhiyun MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
178*4882a593Smuzhiyun MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
179*4882a593Smuzhiyun MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
180*4882a593Smuzhiyun /* eMMC RST */
181*4882a593Smuzhiyun MX6_PAD_NANDF_ALE__GPIO6_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL),
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
185*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[3] = {
186*4882a593Smuzhiyun {USDHC2_BASE_ADDR},
187*4882a593Smuzhiyun {USDHC3_BASE_ADDR},
188*4882a593Smuzhiyun {USDHC4_BASE_ADDR},
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4)
192*4882a593Smuzhiyun #define USDHC3_CD_GPIO IMX_GPIO_NR(7, 0)
193*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)194*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
197*4882a593Smuzhiyun int ret = 0;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun switch (cfg->esdhc_base) {
200*4882a593Smuzhiyun case USDHC2_BASE_ADDR:
201*4882a593Smuzhiyun ret = !gpio_get_value(USDHC2_CD_GPIO);
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun case USDHC3_BASE_ADDR:
204*4882a593Smuzhiyun if (board_type == BOARD_IS_RIOTBOARD)
205*4882a593Smuzhiyun ret = !gpio_get_value(USDHC3_CD_GPIO);
206*4882a593Smuzhiyun else if (board_type == BOARD_IS_MARSBOARD)
207*4882a593Smuzhiyun ret = 1; /* eMMC/uSDHC3 is always present */
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun case USDHC4_BASE_ADDR:
210*4882a593Smuzhiyun ret = 1; /* eMMC/uSDHC4 is always present */
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)217*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun int ret;
220*4882a593Smuzhiyun int i;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /*
223*4882a593Smuzhiyun * According to the board_mmc_init() the following map is done:
224*4882a593Smuzhiyun * (U-Boot device node) (Physical Port)
225*4882a593Smuzhiyun * ** RiOTboard :
226*4882a593Smuzhiyun * mmc0 SDCard slot (bottom)
227*4882a593Smuzhiyun * mmc1 uSDCard slot (top)
228*4882a593Smuzhiyun * mmc2 eMMC
229*4882a593Smuzhiyun * ** MarSBoard :
230*4882a593Smuzhiyun * mmc0 uSDCard slot (bottom)
231*4882a593Smuzhiyun * mmc1 eMMC
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
234*4882a593Smuzhiyun switch (i) {
235*4882a593Smuzhiyun case 0:
236*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
237*4882a593Smuzhiyun usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
238*4882a593Smuzhiyun gpio_direction_input(USDHC2_CD_GPIO);
239*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
240*4882a593Smuzhiyun usdhc_cfg[0].max_bus_width = 4;
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun case 1:
243*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
244*4882a593Smuzhiyun usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
245*4882a593Smuzhiyun if (board_type == BOARD_IS_RIOTBOARD) {
246*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
247*4882a593Smuzhiyun riotboard_usdhc3_pads,
248*4882a593Smuzhiyun ARRAY_SIZE(riotboard_usdhc3_pads));
249*4882a593Smuzhiyun gpio_direction_input(USDHC3_CD_GPIO);
250*4882a593Smuzhiyun } else {
251*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(7, 8) , 0);
252*4882a593Smuzhiyun udelay(250);
253*4882a593Smuzhiyun gpio_set_value(IMX_GPIO_NR(7, 8), 1);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
256*4882a593Smuzhiyun usdhc_cfg[1].max_bus_width = 4;
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun case 2:
259*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
260*4882a593Smuzhiyun usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
261*4882a593Smuzhiyun usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
262*4882a593Smuzhiyun usdhc_cfg[2].max_bus_width = 4;
263*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(6, 8) , 0);
264*4882a593Smuzhiyun udelay(250);
265*4882a593Smuzhiyun gpio_set_value(IMX_GPIO_NR(6, 8), 1);
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun default:
268*4882a593Smuzhiyun printf("Warning: you configured more USDHC controllers"
269*4882a593Smuzhiyun "(%d) then supported by the board (%d)\n",
270*4882a593Smuzhiyun i + 1, CONFIG_SYS_FSL_USDHC_NUM);
271*4882a593Smuzhiyun return -EINVAL;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
275*4882a593Smuzhiyun if (ret)
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
284*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi1_pads[] = {
285*4882a593Smuzhiyun MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
286*4882a593Smuzhiyun MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
287*4882a593Smuzhiyun MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
288*4882a593Smuzhiyun MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
board_spi_cs_gpio(unsigned bus,unsigned cs)291*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
setup_spi(void)296*4882a593Smuzhiyun static void setup_spi(void)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info1 = {
303*4882a593Smuzhiyun .scl = {
304*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL
305*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
306*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27
307*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
308*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 27)
309*4882a593Smuzhiyun },
310*4882a593Smuzhiyun .sda = {
311*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA
312*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
313*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26
314*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
315*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 26)
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info2 = {
320*4882a593Smuzhiyun .scl = {
321*4882a593Smuzhiyun .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL
322*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
323*4882a593Smuzhiyun .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12
324*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
325*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 12)
326*4882a593Smuzhiyun },
327*4882a593Smuzhiyun .sda = {
328*4882a593Smuzhiyun .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA
329*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
330*4882a593Smuzhiyun .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13
331*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
332*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 13)
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info3 = {
337*4882a593Smuzhiyun .scl = {
338*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_5__I2C3_SCL
339*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
340*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_5__GPIO1_IO05
341*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
342*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 5)
343*4882a593Smuzhiyun },
344*4882a593Smuzhiyun .sda = {
345*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA
346*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
347*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06
348*4882a593Smuzhiyun | MUX_PAD_CTRL(I2C_PAD_CTRL),
349*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 6)
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun iomux_v3_cfg_t const tft_pads_riot[] = {
354*4882a593Smuzhiyun /* LCD_PWR_EN */
355*4882a593Smuzhiyun MX6_PAD_ENET_TXD1__GPIO1_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
356*4882a593Smuzhiyun /* TOUCH_INT */
357*4882a593Smuzhiyun MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
358*4882a593Smuzhiyun /* LED_PWR_EN */
359*4882a593Smuzhiyun MX6_PAD_NANDF_CS2__GPIO6_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
360*4882a593Smuzhiyun /* BL LEVEL */
361*4882a593Smuzhiyun MX6_PAD_SD1_CMD__GPIO1_IO18 | MUX_PAD_CTRL(NO_PAD_CTRL),
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun iomux_v3_cfg_t const tft_pads_mars[] = {
365*4882a593Smuzhiyun /* LCD_PWR_EN */
366*4882a593Smuzhiyun MX6_PAD_ENET_TXD1__GPIO1_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
367*4882a593Smuzhiyun /* TOUCH_INT */
368*4882a593Smuzhiyun MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
369*4882a593Smuzhiyun /* LED_PWR_EN */
370*4882a593Smuzhiyun MX6_PAD_NANDF_CS2__GPIO6_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
371*4882a593Smuzhiyun /* BL LEVEL (PWM4) */
372*4882a593Smuzhiyun MX6_PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
376*4882a593Smuzhiyun
enable_lvds(struct display_info_t const * dev)377*4882a593Smuzhiyun static void enable_lvds(struct display_info_t const *dev)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)
380*4882a593Smuzhiyun IOMUXC_BASE_ADDR;
381*4882a593Smuzhiyun setbits_le32(&iomux->gpr[2],
382*4882a593Smuzhiyun IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT);
383*4882a593Smuzhiyun /* set backlight level to ON */
384*4882a593Smuzhiyun if (board_type == BOARD_IS_RIOTBOARD)
385*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 18) , 1);
386*4882a593Smuzhiyun else if (board_type == BOARD_IS_MARSBOARD)
387*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(2, 10) , 1);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
disable_lvds(struct display_info_t const * dev)390*4882a593Smuzhiyun static void disable_lvds(struct display_info_t const *dev)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* set backlight level to OFF */
395*4882a593Smuzhiyun if (board_type == BOARD_IS_RIOTBOARD)
396*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 18) , 0);
397*4882a593Smuzhiyun else if (board_type == BOARD_IS_MARSBOARD)
398*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(2, 10) , 0);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun clrbits_le32(&iomux->gpr[2],
401*4882a593Smuzhiyun IOMUXC_GPR2_LVDS_CH0_MODE_MASK);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
do_enable_hdmi(struct display_info_t const * dev)404*4882a593Smuzhiyun static void do_enable_hdmi(struct display_info_t const *dev)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun disable_lvds(dev);
407*4882a593Smuzhiyun imx_enable_hdmi_phy();
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
detect_i2c(struct display_info_t const * dev)410*4882a593Smuzhiyun static int detect_i2c(struct display_info_t const *dev)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun return (0 == i2c_set_bus_num(dev->bus)) &&
413*4882a593Smuzhiyun (0 == i2c_probe(dev->addr));
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun struct display_info_t const displays[] = {{
417*4882a593Smuzhiyun .bus = -1,
418*4882a593Smuzhiyun .addr = 0,
419*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
420*4882a593Smuzhiyun .detect = detect_hdmi,
421*4882a593Smuzhiyun .enable = do_enable_hdmi,
422*4882a593Smuzhiyun .mode = {
423*4882a593Smuzhiyun .name = "HDMI",
424*4882a593Smuzhiyun .refresh = 60,
425*4882a593Smuzhiyun .xres = 1024,
426*4882a593Smuzhiyun .yres = 768,
427*4882a593Smuzhiyun .pixclock = 15385,
428*4882a593Smuzhiyun .left_margin = 220,
429*4882a593Smuzhiyun .right_margin = 40,
430*4882a593Smuzhiyun .upper_margin = 21,
431*4882a593Smuzhiyun .lower_margin = 7,
432*4882a593Smuzhiyun .hsync_len = 60,
433*4882a593Smuzhiyun .vsync_len = 10,
434*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
435*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
436*4882a593Smuzhiyun } }, {
437*4882a593Smuzhiyun .bus = 2,
438*4882a593Smuzhiyun .addr = 0x1,
439*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_LVDS666,
440*4882a593Smuzhiyun .detect = detect_i2c,
441*4882a593Smuzhiyun .enable = enable_lvds,
442*4882a593Smuzhiyun .mode = {
443*4882a593Smuzhiyun .name = "LCD8000-97C",
444*4882a593Smuzhiyun .refresh = 60,
445*4882a593Smuzhiyun .xres = 1024,
446*4882a593Smuzhiyun .yres = 768,
447*4882a593Smuzhiyun .pixclock = 15385,
448*4882a593Smuzhiyun .left_margin = 100,
449*4882a593Smuzhiyun .right_margin = 200,
450*4882a593Smuzhiyun .upper_margin = 10,
451*4882a593Smuzhiyun .lower_margin = 20,
452*4882a593Smuzhiyun .hsync_len = 20,
453*4882a593Smuzhiyun .vsync_len = 8,
454*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
455*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
456*4882a593Smuzhiyun } } };
457*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
458*4882a593Smuzhiyun
setup_display(void)459*4882a593Smuzhiyun static void setup_display(void)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
462*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
463*4882a593Smuzhiyun int reg;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun enable_ipu_clock();
466*4882a593Smuzhiyun imx_setup_hdmi();
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* Turn on LDB0, IPU,IPU DI0 clocks */
469*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR3,
470*4882a593Smuzhiyun MXC_CCM_CCGR3_LDB_DI0_MASK);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* set LDB0 clk select to 011/011 */
473*4882a593Smuzhiyun clrsetbits_le32(&mxc_ccm->cs2cdr,
474*4882a593Smuzhiyun MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK,
475*4882a593Smuzhiyun (3 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET));
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun setbits_le32(&mxc_ccm->cscmr2,
478*4882a593Smuzhiyun MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun setbits_le32(&mxc_ccm->chsccdr,
481*4882a593Smuzhiyun (CHSCCDR_CLK_SEL_LDB_DI0
482*4882a593Smuzhiyun << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
485*4882a593Smuzhiyun | IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
486*4882a593Smuzhiyun | IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
487*4882a593Smuzhiyun | IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
488*4882a593Smuzhiyun | IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
489*4882a593Smuzhiyun | IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
490*4882a593Smuzhiyun | IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
491*4882a593Smuzhiyun | IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
492*4882a593Smuzhiyun writel(reg, &iomux->gpr[2]);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun clrsetbits_le32(&iomux->gpr[3],
495*4882a593Smuzhiyun IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
496*4882a593Smuzhiyun IOMUXC_GPR3_HDMI_MUX_CTL_MASK,
497*4882a593Smuzhiyun IOMUXC_GPR3_MUX_SRC_IPU1_DI0
498*4882a593Smuzhiyun << IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_IPUV3 */
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun * Do not overwrite the console
504*4882a593Smuzhiyun * Use always serial for U-Boot console
505*4882a593Smuzhiyun */
overwrite_console(void)506*4882a593Smuzhiyun int overwrite_console(void)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun return 1;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
board_eth_init(bd_t * bis)511*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun setup_iomux_enet();
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun return cpu_eth_init(bis);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
board_early_init_f(void)518*4882a593Smuzhiyun int board_early_init_f(void)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun u32 cputype = cpu_type(get_cpu_rev());
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun switch (cputype) {
523*4882a593Smuzhiyun case MXC_CPU_MX6SOLO:
524*4882a593Smuzhiyun board_type = BOARD_IS_RIOTBOARD;
525*4882a593Smuzhiyun break;
526*4882a593Smuzhiyun case MXC_CPU_MX6D:
527*4882a593Smuzhiyun board_type = BOARD_IS_MARSBOARD;
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun setup_iomux_uart();
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun if (board_type == BOARD_IS_RIOTBOARD)
534*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
535*4882a593Smuzhiyun tft_pads_riot, ARRAY_SIZE(tft_pads_riot));
536*4882a593Smuzhiyun else if (board_type == BOARD_IS_MARSBOARD)
537*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
538*4882a593Smuzhiyun tft_pads_mars, ARRAY_SIZE(tft_pads_mars));
539*4882a593Smuzhiyun #if defined(CONFIG_VIDEO_IPUV3)
540*4882a593Smuzhiyun /* power ON LCD */
541*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 29) , 1);
542*4882a593Smuzhiyun /* touch interrupt is an input */
543*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(6, 14));
544*4882a593Smuzhiyun /* power ON backlight */
545*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(6, 15) , 1);
546*4882a593Smuzhiyun /* set backlight level to off */
547*4882a593Smuzhiyun if (board_type == BOARD_IS_RIOTBOARD)
548*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 18) , 0);
549*4882a593Smuzhiyun else if (board_type == BOARD_IS_MARSBOARD)
550*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(2, 10) , 0);
551*4882a593Smuzhiyun setup_display();
552*4882a593Smuzhiyun #endif
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
board_init(void)557*4882a593Smuzhiyun int board_init(void)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun /* address of boot parameters */
560*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
561*4882a593Smuzhiyun /* i2c1 : PMIC, Audio codec on RiOT, Expansion connector on MarS */
562*4882a593Smuzhiyun setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
563*4882a593Smuzhiyun /* i2c2 : HDMI EDID */
564*4882a593Smuzhiyun setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
565*4882a593Smuzhiyun /* i2c3 : LVDS, Expansion connector */
566*4882a593Smuzhiyun setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
567*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
568*4882a593Smuzhiyun setup_spi();
569*4882a593Smuzhiyun #endif
570*4882a593Smuzhiyun return 0;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
574*4882a593Smuzhiyun static const struct boot_mode riotboard_boot_modes[] = {
575*4882a593Smuzhiyun {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
576*4882a593Smuzhiyun {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
577*4882a593Smuzhiyun {"emmc", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
578*4882a593Smuzhiyun {NULL, 0},
579*4882a593Smuzhiyun };
580*4882a593Smuzhiyun static const struct boot_mode marsboard_boot_modes[] = {
581*4882a593Smuzhiyun {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
582*4882a593Smuzhiyun {"emmc", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
583*4882a593Smuzhiyun {NULL, 0},
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun #endif
586*4882a593Smuzhiyun
board_late_init(void)587*4882a593Smuzhiyun int board_late_init(void)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
590*4882a593Smuzhiyun if (board_type == BOARD_IS_RIOTBOARD)
591*4882a593Smuzhiyun add_board_boot_modes(riotboard_boot_modes);
592*4882a593Smuzhiyun else if (board_type == BOARD_IS_RIOTBOARD)
593*4882a593Smuzhiyun add_board_boot_modes(marsboard_boot_modes);
594*4882a593Smuzhiyun #endif
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
checkboard(void)599*4882a593Smuzhiyun int checkboard(void)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun puts("Board: ");
602*4882a593Smuzhiyun if (board_type == BOARD_IS_MARSBOARD)
603*4882a593Smuzhiyun puts("MarSBoard\n");
604*4882a593Smuzhiyun else if (board_type == BOARD_IS_RIOTBOARD)
605*4882a593Smuzhiyun puts("RIoTboard\n");
606*4882a593Smuzhiyun else
607*4882a593Smuzhiyun printf("unknown - cputype : %02x\n", cpu_type(get_cpu_rev()));
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun return 0;
610*4882a593Smuzhiyun }
611