xref: /OK3568_Linux_fs/u-boot/board/el/el6x/el6x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) Stefano Babic <sbabic@denx.de>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on other i.MX6 boards
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
11*4882a593Smuzhiyun #include <asm/arch/iomux.h>
12*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
19*4882a593Smuzhiyun #include <mmc.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include <miiphy.h>
22*4882a593Smuzhiyun #include <netdev.h>
23*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
24*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
27*4882a593Smuzhiyun #include <i2c.h>
28*4882a593Smuzhiyun #include <power/pmic.h>
29*4882a593Smuzhiyun #include <power/pfuze100_pmic.h>
30*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define OPEN_PAD_CTRL  (PAD_CTL_ODE  | PAD_CTL_DSE_DISABLE | (0 << 12))
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
37*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
38*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
41*4882a593Smuzhiyun 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
42*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
45*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define ENET_PAD_CTRL_PD  (PAD_CTL_PUS_100K_DOWN |		\
48*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define ENET_PAD_CTRL_CLK  ((PAD_CTL_PUS_100K_UP & ~PAD_CTL_PKE) | \
51*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
54*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
57*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
58*4882a593Smuzhiyun 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define I2C_PMIC	1
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define ETH_PHY_RESET	IMX_GPIO_NR(2, 4)
65*4882a593Smuzhiyun 
dram_init(void)66*4882a593Smuzhiyun int dram_init(void)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return 0;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun iomux_v3_cfg_t const uart2_pads[] = {
74*4882a593Smuzhiyun 	MX6_PAD_SD3_DAT5__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
75*4882a593Smuzhiyun 	MX6_PAD_SD3_DAT4__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
setup_iomux_uart(void)78*4882a593Smuzhiyun static void setup_iomux_uart(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #ifdef CONFIG_TARGET_ZC5202
84*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads[] = {
85*4882a593Smuzhiyun 	MX6_PAD_GPIO_18__ENET_RX_CLK		| MUX_PAD_CTRL(ENET_PAD_CTRL),
86*4882a593Smuzhiyun 	MX6_PAD_ENET_RXD0__ENET_RX_DATA0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
87*4882a593Smuzhiyun 	MX6_PAD_ENET_RXD1__ENET_RX_DATA1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
88*4882a593Smuzhiyun 	MX6_PAD_KEY_COL2__ENET_RX_DATA2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
89*4882a593Smuzhiyun 	MX6_PAD_KEY_COL0__ENET_RX_DATA3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
90*4882a593Smuzhiyun 	MX6_PAD_ENET_CRS_DV__ENET_RX_EN		| MUX_PAD_CTRL(ENET_PAD_CTRL),
91*4882a593Smuzhiyun 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL_CLK),
92*4882a593Smuzhiyun 	MX6_PAD_ENET_TXD0__ENET_TX_DATA0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
93*4882a593Smuzhiyun 	MX6_PAD_ENET_TXD1__ENET_TX_DATA1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
94*4882a593Smuzhiyun 	MX6_PAD_GPIO_19__ENET_TX_ER		| MUX_PAD_CTRL(ENET_PAD_CTRL),
95*4882a593Smuzhiyun 	MX6_PAD_KEY_ROW2__ENET_TX_DATA2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
96*4882a593Smuzhiyun 	MX6_PAD_KEY_ROW0__ENET_TX_DATA3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
97*4882a593Smuzhiyun 	MX6_PAD_ENET_TX_EN__ENET_TX_EN		| MUX_PAD_CTRL(ENET_PAD_CTRL),
98*4882a593Smuzhiyun 	MX6_PAD_ENET_RX_ER__ENET_RX_ER		| MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
99*4882a593Smuzhiyun 	/* Switch Reset */
100*4882a593Smuzhiyun 	MX6_PAD_NANDF_D4__GPIO2_IO04		| MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
101*4882a593Smuzhiyun 	/* Switch Interrupt */
102*4882a593Smuzhiyun 	MX6_PAD_NANDF_D5__GPIO2_IO05		| MUX_PAD_CTRL(NO_PAD_CTRL),
103*4882a593Smuzhiyun 	/* use CRS and COL pads as GPIOs */
104*4882a593Smuzhiyun 	MX6_PAD_KEY_COL3__GPIO4_IO12		| MUX_PAD_CTRL(OPEN_PAD_CTRL),
105*4882a593Smuzhiyun 	MX6_PAD_KEY_ROW1__GPIO4_IO09		| MUX_PAD_CTRL(OPEN_PAD_CTRL),
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define BOARD_NAME "EL6x-ZC5202"
110*4882a593Smuzhiyun #else
111*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads[] = {
112*4882a593Smuzhiyun 	MX6_PAD_ENET_MDIO__ENET_MDIO	| MUX_PAD_CTRL(ENET_PAD_CTRL),
113*4882a593Smuzhiyun 	MX6_PAD_ENET_MDC__ENET_MDC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
114*4882a593Smuzhiyun 	MX6_PAD_RGMII_TXC__RGMII_TXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
115*4882a593Smuzhiyun 	MX6_PAD_RGMII_TD0__RGMII_TD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
116*4882a593Smuzhiyun 	MX6_PAD_RGMII_TD1__RGMII_TD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
117*4882a593Smuzhiyun 	MX6_PAD_RGMII_TD2__RGMII_TD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
118*4882a593Smuzhiyun 	MX6_PAD_RGMII_TD3__RGMII_TD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
119*4882a593Smuzhiyun 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
120*4882a593Smuzhiyun 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL_CLK),
121*4882a593Smuzhiyun 	MX6_PAD_RGMII_RXC__RGMII_RXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
122*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD0__RGMII_RD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
123*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD1__RGMII_RD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
124*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD2__RGMII_RD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
125*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD3__RGMII_RD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
126*4882a593Smuzhiyun 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
127*4882a593Smuzhiyun 	MX6_PAD_NANDF_D4__GPIO2_IO04		| MUX_PAD_CTRL(NO_PAD_CTRL),
128*4882a593Smuzhiyun 	MX6_PAD_NANDF_D5__GPIO2_IO05		| MUX_PAD_CTRL(NO_PAD_CTRL),
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun #define BOARD_NAME "EL6x-ZC5601"
131*4882a593Smuzhiyun #endif
132*4882a593Smuzhiyun 
setup_iomux_enet(void)133*4882a593Smuzhiyun static void setup_iomux_enet(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #ifdef CONFIG_TARGET_ZC5202
138*4882a593Smuzhiyun 	/* set CRS and COL to input */
139*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(4, 9));
140*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(4, 12));
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Reset Switch */
143*4882a593Smuzhiyun 	gpio_direction_output(ETH_PHY_RESET , 0);
144*4882a593Smuzhiyun 	mdelay(2);
145*4882a593Smuzhiyun 	gpio_set_value(ETH_PHY_RESET, 1);
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)149*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	if (phydev->drv->config)
152*4882a593Smuzhiyun 		phydev->drv->config(phydev);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
158*4882a593Smuzhiyun #ifdef CONFIG_TARGET_ZC5202
159*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi1_pads[] = {
160*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT20__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
161*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT21__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
162*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT22__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
163*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT23__GPIO5_IO17  | MUX_PAD_CTRL(NO_PAD_CTRL),
164*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT15__GPIO5_IO09  | MUX_PAD_CTRL(NO_PAD_CTRL),
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi3_pads[] = {
168*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
169*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
170*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
171*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT7__GPIO4_IO28	 | MUX_PAD_CTRL(SPI_PAD_CTRL),
172*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT8__GPIO4_IO29	 | MUX_PAD_CTRL(SPI_PAD_CTRL),
173*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT9__GPIO4_IO30	 | MUX_PAD_CTRL(SPI_PAD_CTRL),
174*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT10__GPIO4_IO31	 | MUX_PAD_CTRL(SPI_PAD_CTRL),
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi4_pads[] = {
179*4882a593Smuzhiyun 	MX6_PAD_EIM_D21__ECSPI4_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
180*4882a593Smuzhiyun 	MX6_PAD_EIM_D28__ECSPI4_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
181*4882a593Smuzhiyun 	MX6_PAD_EIM_D22__ECSPI4_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
182*4882a593Smuzhiyun 	MX6_PAD_EIM_D20__GPIO3_IO20  | MUX_PAD_CTRL(NO_PAD_CTRL),
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
board_spi_cs_gpio(unsigned bus,unsigned cs)185*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	return (bus == CONFIG_SF_DEFAULT_BUS && cs == CONFIG_SF_DEFAULT_CS)
188*4882a593Smuzhiyun 		? (IMX_GPIO_NR(3, 20)) : -1;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
setup_spi(void)191*4882a593Smuzhiyun static void setup_spi(void)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun #ifdef CONFIG_TARGET_ZC5202
194*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(5, 17), "spi_cs0");
195*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(5, 9), "spi_cs1");
196*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(5, 17), 1);
197*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(5, 9), 1);
198*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
199*4882a593Smuzhiyun #endif
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(3, 20), "spi4_cs0");
202*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(3, 20), 1);
203*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(ecspi4_pads, ARRAY_SIZE(ecspi4_pads));
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	enable_spi_clk(true, 3);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info1 = {
210*4882a593Smuzhiyun 	.scl = {
211*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_EIM_EB2__I2C2_SCL | I2C_PAD,
212*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | I2C_PAD,
213*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(2, 30)
214*4882a593Smuzhiyun 	},
215*4882a593Smuzhiyun 	.sda = {
216*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
217*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
218*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(4, 13)
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info2 = {
223*4882a593Smuzhiyun 	.scl = {
224*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO_5__I2C3_SCL | I2C_PAD,
225*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO_5__GPIO1_IO05 | I2C_PAD,
226*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 5)
227*4882a593Smuzhiyun 	},
228*4882a593Smuzhiyun 	.sda = {
229*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO_16__I2C3_SDA | I2C_PAD,
230*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO_16__GPIO7_IO11 | I2C_PAD,
231*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(7, 11)
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc2_pads[] = {
236*4882a593Smuzhiyun 	MX6_PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
237*4882a593Smuzhiyun 	MX6_PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
238*4882a593Smuzhiyun 	MX6_PAD_SD2_DAT0__SD2_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
239*4882a593Smuzhiyun 	MX6_PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
240*4882a593Smuzhiyun 	MX6_PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
241*4882a593Smuzhiyun 	MX6_PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
242*4882a593Smuzhiyun 	MX6_PAD_GPIO_4__SD2_CD_B	| MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc4_pads[] = {
246*4882a593Smuzhiyun 	MX6_PAD_SD4_CLK__SD4_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
247*4882a593Smuzhiyun 	MX6_PAD_SD4_CMD__SD4_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
248*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
249*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
250*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
251*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
252*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
253*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
254*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
255*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
259*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[2] = {
260*4882a593Smuzhiyun 	{USDHC2_BASE_ADDR},
261*4882a593Smuzhiyun 	{USDHC4_BASE_ADDR},
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define USDHC2_CD_GPIO	IMX_GPIO_NR(1, 4)
265*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)266*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
269*4882a593Smuzhiyun 	int ret = 0;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	switch (cfg->esdhc_base) {
272*4882a593Smuzhiyun 	case USDHC2_BASE_ADDR:
273*4882a593Smuzhiyun 		ret = !gpio_get_value(USDHC2_CD_GPIO);
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 	case USDHC4_BASE_ADDR:
276*4882a593Smuzhiyun 		ret = 1; /* eMMC/uSDHC4 is always present */
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)283*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
286*4882a593Smuzhiyun 	int ret;
287*4882a593Smuzhiyun 	int i;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/*
290*4882a593Smuzhiyun 	 * According to the board_mmc_init() the following map is done:
291*4882a593Smuzhiyun 	 * (U-boot device node)    (Physical Port)
292*4882a593Smuzhiyun 	 * mmc0                    SD2
293*4882a593Smuzhiyun 	 * mmc1                    SD3
294*4882a593Smuzhiyun 	 * mmc2                    eMMC
295*4882a593Smuzhiyun 	 */
296*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
297*4882a593Smuzhiyun 		switch (i) {
298*4882a593Smuzhiyun 		case 0:
299*4882a593Smuzhiyun 			imx_iomux_v3_setup_multiple_pads(
300*4882a593Smuzhiyun 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
301*4882a593Smuzhiyun 			gpio_direction_input(USDHC2_CD_GPIO);
302*4882a593Smuzhiyun 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
303*4882a593Smuzhiyun 			break;
304*4882a593Smuzhiyun 		case 1:
305*4882a593Smuzhiyun 			imx_iomux_v3_setup_multiple_pads(
306*4882a593Smuzhiyun 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
307*4882a593Smuzhiyun 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
308*4882a593Smuzhiyun 			break;
309*4882a593Smuzhiyun 		default:
310*4882a593Smuzhiyun 			printf("Warning: you configured more USDHC controllers"
311*4882a593Smuzhiyun 			       "(%d) then supported by the board (%d)\n",
312*4882a593Smuzhiyun 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
313*4882a593Smuzhiyun 			return -EINVAL;
314*4882a593Smuzhiyun 		}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
317*4882a593Smuzhiyun 		if (ret)
318*4882a593Smuzhiyun 			return ret;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	return 0;
322*4882a593Smuzhiyun #else
323*4882a593Smuzhiyun 	struct src *psrc = (struct src *)SRC_BASE_ADDR;
324*4882a593Smuzhiyun 	unsigned reg = readl(&psrc->sbmr1) >> 11;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/*
327*4882a593Smuzhiyun 	 * Upon reading BOOT_CFG register the following map is done:
328*4882a593Smuzhiyun 	 * Bit 11 and 12 of BOOT_CFG register can determine the current
329*4882a593Smuzhiyun 	 * mmc port
330*4882a593Smuzhiyun 	 * 0x1                  SD1
331*4882a593Smuzhiyun 	 * 0x2                  SD2
332*4882a593Smuzhiyun 	 * 0x3                  SD4
333*4882a593Smuzhiyun 	 */
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	switch (reg & 0x3) {
336*4882a593Smuzhiyun 	case 0x1:
337*4882a593Smuzhiyun 		imx_iomux_v3_setup_multiple_pads(
338*4882a593Smuzhiyun 			usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
339*4882a593Smuzhiyun 		usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
340*4882a593Smuzhiyun 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
341*4882a593Smuzhiyun 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
342*4882a593Smuzhiyun 		break;
343*4882a593Smuzhiyun 	case 0x3:
344*4882a593Smuzhiyun 		imx_iomux_v3_setup_multiple_pads(
345*4882a593Smuzhiyun 			usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
346*4882a593Smuzhiyun 		usdhc_cfg[0].esdhc_base = USDHC4_BASE_ADDR;
347*4882a593Smuzhiyun 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
348*4882a593Smuzhiyun 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
353*4882a593Smuzhiyun #endif
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun #endif
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun  * Do not overwrite the console
361*4882a593Smuzhiyun  * Use always serial for U-Boot console
362*4882a593Smuzhiyun  */
overwrite_console(void)363*4882a593Smuzhiyun int overwrite_console(void)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	return 1;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)368*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	setup_iomux_enet();
371*4882a593Smuzhiyun 	enable_enet_clk(1);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return cpu_eth_init(bis);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
board_early_init_f(void)376*4882a593Smuzhiyun int board_early_init_f(void)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	setup_iomux_uart();
380*4882a593Smuzhiyun 	setup_spi();
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
board_init(void)385*4882a593Smuzhiyun int board_init(void)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	/* address of boot parameters */
388*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
391*4882a593Smuzhiyun 	setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
power_init_board(void)396*4882a593Smuzhiyun int power_init_board(void)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct pmic *p;
399*4882a593Smuzhiyun 	int ret;
400*4882a593Smuzhiyun 	unsigned int reg;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	ret = power_pfuze100_init(I2C_PMIC);
403*4882a593Smuzhiyun 	if (ret)
404*4882a593Smuzhiyun 		return ret;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	p = pmic_get("PFUZE100");
407*4882a593Smuzhiyun 	ret = pmic_probe(p);
408*4882a593Smuzhiyun 	if (ret)
409*4882a593Smuzhiyun 		return ret;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_DEVICEID, &reg);
412*4882a593Smuzhiyun 	printf("PMIC:  PFUZE100 ID=0x%02x\n", reg);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* Increase VGEN3 from 2.5 to 2.8V */
415*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_VGEN3VOL, &reg);
416*4882a593Smuzhiyun 	reg &= ~LDO_VOL_MASK;
417*4882a593Smuzhiyun 	reg |= LDOB_2_80V;
418*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_VGEN3VOL, reg);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* Increase VGEN5 from 2.8 to 3V */
421*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_VGEN5VOL, &reg);
422*4882a593Smuzhiyun 	reg &= ~LDO_VOL_MASK;
423*4882a593Smuzhiyun 	reg |= LDOB_3_00V;
424*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_VGEN5VOL, reg);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Set SW1AB stanby volage to 0.975V */
427*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_SW1ABSTBY, &reg);
428*4882a593Smuzhiyun 	reg &= ~SW1x_STBY_MASK;
429*4882a593Smuzhiyun 	reg |= SW1x_0_975V;
430*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_SW1ABSTBY, reg);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* Set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
433*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_SW1ABCONF, &reg);
434*4882a593Smuzhiyun 	reg &= ~SW1xCONF_DVSSPEED_MASK;
435*4882a593Smuzhiyun 	reg |= SW1xCONF_DVSSPEED_4US;
436*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_SW1ABCONF, reg);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	/* Set SW1C standby voltage to 0.975V */
439*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_SW1CSTBY, &reg);
440*4882a593Smuzhiyun 	reg &= ~SW1x_STBY_MASK;
441*4882a593Smuzhiyun 	reg |= SW1x_0_975V;
442*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_SW1CSTBY, reg);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	/* Set SW1C/VDDSOC step ramp up time from 16us to 4us/25mV */
445*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_SW1CCONF, &reg);
446*4882a593Smuzhiyun 	reg &= ~SW1xCONF_DVSSPEED_MASK;
447*4882a593Smuzhiyun 	reg |= SW1xCONF_DVSSPEED_4US;
448*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_SW1CCONF, reg);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
454*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
455*4882a593Smuzhiyun 	/* 4 bit bus width */
456*4882a593Smuzhiyun 	{"sd2",	 MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
457*4882a593Smuzhiyun 	/* 8 bit bus width */
458*4882a593Smuzhiyun 	{"emmc", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
459*4882a593Smuzhiyun 	{NULL,	 0},
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun #endif
462*4882a593Smuzhiyun 
board_late_init(void)463*4882a593Smuzhiyun int board_late_init(void)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
466*4882a593Smuzhiyun 	add_board_boot_modes(board_boot_modes);
467*4882a593Smuzhiyun #endif
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	env_set("board_name", BOARD_NAME);
470*4882a593Smuzhiyun 	return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
checkboard(void)473*4882a593Smuzhiyun int checkboard(void)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	puts("Board: ");
476*4882a593Smuzhiyun 	puts(BOARD_NAME "\n");
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
482*4882a593Smuzhiyun #include <spl.h>
483*4882a593Smuzhiyun #include <linux/libfdt.h>
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun const struct mx6dq_iomux_ddr_regs mx6_ddr_ioregs = {
486*4882a593Smuzhiyun 	.dram_sdclk_0 =  0x00020030,
487*4882a593Smuzhiyun 	.dram_sdclk_1 =  0x00020030,
488*4882a593Smuzhiyun 	.dram_cas =  0x00020030,
489*4882a593Smuzhiyun 	.dram_ras =  0x00020030,
490*4882a593Smuzhiyun 	.dram_reset =  0x00020030,
491*4882a593Smuzhiyun 	.dram_sdcke0 =  0x00003000,
492*4882a593Smuzhiyun 	.dram_sdcke1 =  0x00003000,
493*4882a593Smuzhiyun 	.dram_sdba2 =  0x00000000,
494*4882a593Smuzhiyun 	.dram_sdodt0 =  0x00003030,
495*4882a593Smuzhiyun 	.dram_sdodt1 =  0x00003030,
496*4882a593Smuzhiyun 	.dram_sdqs0 =  0x00000030,
497*4882a593Smuzhiyun 	.dram_sdqs1 =  0x00000030,
498*4882a593Smuzhiyun 	.dram_sdqs2 =  0x00000030,
499*4882a593Smuzhiyun 	.dram_sdqs3 =  0x00000030,
500*4882a593Smuzhiyun 	.dram_sdqs4 =  0x00000030,
501*4882a593Smuzhiyun 	.dram_sdqs5 =  0x00000030,
502*4882a593Smuzhiyun 	.dram_sdqs6 =  0x00000030,
503*4882a593Smuzhiyun 	.dram_sdqs7 =  0x00000030,
504*4882a593Smuzhiyun 	.dram_dqm0 =  0x00020030,
505*4882a593Smuzhiyun 	.dram_dqm1 =  0x00020030,
506*4882a593Smuzhiyun 	.dram_dqm2 =  0x00020030,
507*4882a593Smuzhiyun 	.dram_dqm3 =  0x00020030,
508*4882a593Smuzhiyun 	.dram_dqm4 =  0x00020030,
509*4882a593Smuzhiyun 	.dram_dqm5 =  0x00020030,
510*4882a593Smuzhiyun 	.dram_dqm6 =  0x00020030,
511*4882a593Smuzhiyun 	.dram_dqm7 =  0x00020030,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun const struct mx6dq_iomux_grp_regs mx6_grp_ioregs = {
515*4882a593Smuzhiyun 	.grp_ddr_type =  0x000C0000,
516*4882a593Smuzhiyun 	.grp_ddrmode_ctl =  0x00020000,
517*4882a593Smuzhiyun 	.grp_ddrpke =  0x00000000,
518*4882a593Smuzhiyun 	.grp_addds =  0x00000030,
519*4882a593Smuzhiyun 	.grp_ctlds =  0x00000030,
520*4882a593Smuzhiyun 	.grp_ddrmode =  0x00020000,
521*4882a593Smuzhiyun 	.grp_b0ds =  0x00000030,
522*4882a593Smuzhiyun 	.grp_b1ds =  0x00000030,
523*4882a593Smuzhiyun 	.grp_b2ds =  0x00000030,
524*4882a593Smuzhiyun 	.grp_b3ds =  0x00000030,
525*4882a593Smuzhiyun 	.grp_b4ds =  0x00000030,
526*4882a593Smuzhiyun 	.grp_b5ds =  0x00000030,
527*4882a593Smuzhiyun 	.grp_b6ds =  0x00000030,
528*4882a593Smuzhiyun 	.grp_b7ds =  0x00000030,
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun const struct mx6_mmdc_calibration mx6_mmcd_calib = {
532*4882a593Smuzhiyun 	.p0_mpwldectrl0 =  0x001F001F,
533*4882a593Smuzhiyun 	.p0_mpwldectrl1 =  0x001F001F,
534*4882a593Smuzhiyun 	.p1_mpwldectrl0 =  0x00440044,
535*4882a593Smuzhiyun 	.p1_mpwldectrl1 =  0x00440044,
536*4882a593Smuzhiyun 	.p0_mpdgctrl0 =  0x434B0350,
537*4882a593Smuzhiyun 	.p0_mpdgctrl1 =  0x034C0359,
538*4882a593Smuzhiyun 	.p1_mpdgctrl0 =  0x434B0350,
539*4882a593Smuzhiyun 	.p1_mpdgctrl1 =  0x03650348,
540*4882a593Smuzhiyun 	.p0_mprddlctl =  0x4436383B,
541*4882a593Smuzhiyun 	.p1_mprddlctl =  0x39393341,
542*4882a593Smuzhiyun 	.p0_mpwrdlctl =  0x35373933,
543*4882a593Smuzhiyun 	.p1_mpwrdlctl =  0x48254A36,
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /* MT41K128M16JT-125 */
547*4882a593Smuzhiyun static struct mx6_ddr3_cfg mem_ddr = {
548*4882a593Smuzhiyun 	.mem_speed = 1600,
549*4882a593Smuzhiyun 	.density = 2,
550*4882a593Smuzhiyun 	.width = 16,
551*4882a593Smuzhiyun 	.banks = 8,
552*4882a593Smuzhiyun 	.rowaddr = 14,
553*4882a593Smuzhiyun 	.coladdr = 10,
554*4882a593Smuzhiyun 	.pagesz = 2,
555*4882a593Smuzhiyun 	.trcd = 1375,
556*4882a593Smuzhiyun 	.trcmin = 4875,
557*4882a593Smuzhiyun 	.trasmin = 3500,
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun 
ccgr_init(void)560*4882a593Smuzhiyun static void ccgr_init(void)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	writel(0x00C03F3F, &ccm->CCGR0);
565*4882a593Smuzhiyun 	writel(0x0030FC03, &ccm->CCGR1);
566*4882a593Smuzhiyun 	writel(0x0FFFC000, &ccm->CCGR2);
567*4882a593Smuzhiyun 	writel(0x3FF00000, &ccm->CCGR3);
568*4882a593Smuzhiyun 	writel(0x00FFF300, &ccm->CCGR4);
569*4882a593Smuzhiyun 	writel(0x0F0000C3, &ccm->CCGR5);
570*4882a593Smuzhiyun 	writel(0x000003FF, &ccm->CCGR6);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /*
574*4882a593Smuzhiyun  * This section requires the differentiation between iMX6 Sabre boards, but
575*4882a593Smuzhiyun  * for now, it will configure only for the mx6q variant.
576*4882a593Smuzhiyun  */
spl_dram_init(void)577*4882a593Smuzhiyun static void spl_dram_init(void)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	struct mx6_ddr_sysinfo sysinfo = {
580*4882a593Smuzhiyun 		/* width of data bus:0=16,1=32,2=64 */
581*4882a593Smuzhiyun 		.dsize = 2,
582*4882a593Smuzhiyun 		/* config for full 4GB range so that get_mem_size() works */
583*4882a593Smuzhiyun 		.cs_density = 32, /* 32Gb per CS */
584*4882a593Smuzhiyun 		/* single chip select */
585*4882a593Smuzhiyun 		.ncs = 1,
586*4882a593Smuzhiyun 		.cs1_mirror = 0,
587*4882a593Smuzhiyun 		.rtt_wr = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Wr = RZQ/4 */
588*4882a593Smuzhiyun 		.rtt_nom = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Nom = RZQ/4 */
589*4882a593Smuzhiyun 		.walat = 1,	/* Write additional latency */
590*4882a593Smuzhiyun 		.ralat = 5,	/* Read additional latency */
591*4882a593Smuzhiyun 		.mif3_mode = 3,	/* Command prediction working mode */
592*4882a593Smuzhiyun 		.bi_on = 1,	/* Bank interleaving enabled */
593*4882a593Smuzhiyun 		.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
594*4882a593Smuzhiyun 		.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
595*4882a593Smuzhiyun 		.ddr_type = DDR_TYPE_DDR3,
596*4882a593Smuzhiyun 		.refsel = 1,	/* Refresh cycles at 32KHz */
597*4882a593Smuzhiyun 		.refr = 7,	/* 8 refresh commands per refresh cycle */
598*4882a593Smuzhiyun 	};
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	mx6dq_dram_iocfg(64, &mx6_ddr_ioregs, &mx6_grp_ioregs);
601*4882a593Smuzhiyun 	mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
board_init_f(ulong dummy)604*4882a593Smuzhiyun void board_init_f(ulong dummy)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	/* setup AIPS and disable watchdog */
607*4882a593Smuzhiyun 	arch_cpu_init();
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	ccgr_init();
610*4882a593Smuzhiyun 	gpr_init();
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* iomux and setup of i2c */
613*4882a593Smuzhiyun 	board_early_init_f();
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	/* setup GP timer */
616*4882a593Smuzhiyun 	timer_init();
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	/* UART clocks enabled and gd valid - init serial console */
619*4882a593Smuzhiyun 	preloader_console_init();
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* DDR initialization */
622*4882a593Smuzhiyun 	spl_dram_init();
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* Clear the BSS. */
625*4882a593Smuzhiyun 	memset(__bss_start, 0, __bss_end - __bss_start);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* load/boot image from boot device */
628*4882a593Smuzhiyun 	board_init_r(NULL, 0);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun #endif
632