xref: /OK3568_Linux_fs/u-boot/board/davinci/da8xxevm/omapl138_lcdk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on da850evm.c. Original Copyrights follow:
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2009 Nick Thompson, GE Fanuc, Ltd. <nick.thompson@gefanuc.com>
7*4882a593Smuzhiyun  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <i2c.h>
14*4882a593Smuzhiyun #include <net.h>
15*4882a593Smuzhiyun #include <netdev.h>
16*4882a593Smuzhiyun #include <spi.h>
17*4882a593Smuzhiyun #include <spi_flash.h>
18*4882a593Smuzhiyun #include <asm/arch/hardware.h>
19*4882a593Smuzhiyun #include <asm/ti-common/davinci_nand.h>
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <asm/mach-types.h>
23*4882a593Smuzhiyun #include <asm/arch/davinci_misc.h>
24*4882a593Smuzhiyun #ifdef CONFIG_MMC_DAVINCI
25*4882a593Smuzhiyun #include <mmc.h>
26*4882a593Smuzhiyun #include <asm/arch/sdmmc_defs.h>
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define pinmux(x)	(&davinci_syscfg_regs->pinmux[x])
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifdef CONFIG_MMC_DAVINCI
34*4882a593Smuzhiyun /* MMC0 pin muxer settings */
35*4882a593Smuzhiyun const struct pinmux_config mmc0_pins[] = {
36*4882a593Smuzhiyun 	/* GP0[11] is required for SD to work on Rev 3 EVMs */
37*4882a593Smuzhiyun 	{ pinmux(0),  8, 4 },	/* GP0[11] */
38*4882a593Smuzhiyun 	{ pinmux(10), 2, 0 },	/* MMCSD0_CLK */
39*4882a593Smuzhiyun 	{ pinmux(10), 2, 1 },	/* MMCSD0_CMD */
40*4882a593Smuzhiyun 	{ pinmux(10), 2, 2 },	/* MMCSD0_DAT_0 */
41*4882a593Smuzhiyun 	{ pinmux(10), 2, 3 },	/* MMCSD0_DAT_1 */
42*4882a593Smuzhiyun 	{ pinmux(10), 2, 4 },	/* MMCSD0_DAT_2 */
43*4882a593Smuzhiyun 	{ pinmux(10), 2, 5 },	/* MMCSD0_DAT_3 */
44*4882a593Smuzhiyun 	/* LCDK supports only 4-bit mode, remaining pins are not configured */
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* UART pin muxer settings */
49*4882a593Smuzhiyun static const struct pinmux_config uart_pins[] = {
50*4882a593Smuzhiyun 	{ pinmux(0), 4, 6 },
51*4882a593Smuzhiyun 	{ pinmux(0), 4, 7 },
52*4882a593Smuzhiyun 	{ pinmux(4), 2, 4 },
53*4882a593Smuzhiyun 	{ pinmux(4), 2, 5 }
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_EMAC
57*4882a593Smuzhiyun static const struct pinmux_config emac_pins[] = {
58*4882a593Smuzhiyun 	{ pinmux(2), 8, 1 },
59*4882a593Smuzhiyun 	{ pinmux(2), 8, 2 },
60*4882a593Smuzhiyun 	{ pinmux(2), 8, 3 },
61*4882a593Smuzhiyun 	{ pinmux(2), 8, 4 },
62*4882a593Smuzhiyun 	{ pinmux(2), 8, 5 },
63*4882a593Smuzhiyun 	{ pinmux(2), 8, 6 },
64*4882a593Smuzhiyun 	{ pinmux(2), 8, 7 },
65*4882a593Smuzhiyun 	{ pinmux(3), 8, 0 },
66*4882a593Smuzhiyun 	{ pinmux(3), 8, 1 },
67*4882a593Smuzhiyun 	{ pinmux(3), 8, 2 },
68*4882a593Smuzhiyun 	{ pinmux(3), 8, 3 },
69*4882a593Smuzhiyun 	{ pinmux(3), 8, 4 },
70*4882a593Smuzhiyun 	{ pinmux(3), 8, 5 },
71*4882a593Smuzhiyun 	{ pinmux(3), 8, 6 },
72*4882a593Smuzhiyun 	{ pinmux(3), 8, 7 },
73*4882a593Smuzhiyun 	{ pinmux(4), 8, 0 },
74*4882a593Smuzhiyun 	{ pinmux(4), 8, 1 }
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun #endif /* CONFIG_DRIVER_TI_EMAC */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* I2C pin muxer settings */
79*4882a593Smuzhiyun static const struct pinmux_config i2c_pins[] = {
80*4882a593Smuzhiyun 	{ pinmux(4), 2, 2 },
81*4882a593Smuzhiyun 	{ pinmux(4), 2, 3 }
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #ifdef CONFIG_NAND_DAVINCI
85*4882a593Smuzhiyun const struct pinmux_config nand_pins[] = {
86*4882a593Smuzhiyun 	{ pinmux(7), 1, 1 },
87*4882a593Smuzhiyun 	{ pinmux(7), 1, 2 },
88*4882a593Smuzhiyun 	{ pinmux(7), 1, 4 },
89*4882a593Smuzhiyun 	{ pinmux(7), 1, 5 },
90*4882a593Smuzhiyun 	{ pinmux(8), 1, 0 },
91*4882a593Smuzhiyun 	{ pinmux(8), 1, 1 },
92*4882a593Smuzhiyun 	{ pinmux(8), 1, 2 },
93*4882a593Smuzhiyun 	{ pinmux(8), 1, 3 },
94*4882a593Smuzhiyun 	{ pinmux(8), 1, 4 },
95*4882a593Smuzhiyun 	{ pinmux(8), 1, 5 },
96*4882a593Smuzhiyun 	{ pinmux(8), 1, 6 },
97*4882a593Smuzhiyun 	{ pinmux(8), 1, 7 },
98*4882a593Smuzhiyun 	{ pinmux(9), 1, 0 },
99*4882a593Smuzhiyun 	{ pinmux(9), 1, 1 },
100*4882a593Smuzhiyun 	{ pinmux(9), 1, 2 },
101*4882a593Smuzhiyun 	{ pinmux(9), 1, 3 },
102*4882a593Smuzhiyun 	{ pinmux(9), 1, 4 },
103*4882a593Smuzhiyun 	{ pinmux(9), 1, 5 },
104*4882a593Smuzhiyun 	{ pinmux(9), 1, 6 },
105*4882a593Smuzhiyun 	{ pinmux(9), 1, 7 },
106*4882a593Smuzhiyun 	{ pinmux(12), 1, 5 },
107*4882a593Smuzhiyun 	{ pinmux(12), 1, 6 }
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
113*4882a593Smuzhiyun #define HAS_RMII 1
114*4882a593Smuzhiyun #else
115*4882a593Smuzhiyun #define HAS_RMII 0
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun const struct pinmux_resource pinmuxes[] = {
119*4882a593Smuzhiyun 	PINMUX_ITEM(uart_pins),
120*4882a593Smuzhiyun 	PINMUX_ITEM(i2c_pins),
121*4882a593Smuzhiyun #ifdef CONFIG_NAND_DAVINCI
122*4882a593Smuzhiyun 	PINMUX_ITEM(nand_pins),
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun const int pinmuxes_size = ARRAY_SIZE(pinmuxes);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun const struct lpsc_resource lpsc[] = {
129*4882a593Smuzhiyun 	{ DAVINCI_LPSC_AEMIF },	/* NAND, NOR */
130*4882a593Smuzhiyun 	{ DAVINCI_LPSC_SPI1 },	/* Serial Flash */
131*4882a593Smuzhiyun 	{ DAVINCI_LPSC_EMAC },	/* image download */
132*4882a593Smuzhiyun 	{ DAVINCI_LPSC_UART2 },	/* console */
133*4882a593Smuzhiyun 	{ DAVINCI_LPSC_GPIO },
134*4882a593Smuzhiyun #ifdef CONFIG_MMC_DAVINCI
135*4882a593Smuzhiyun 	{ DAVINCI_LPSC_MMC_SD },
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun const int lpsc_size = ARRAY_SIZE(lpsc);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #ifndef CONFIG_DA850_EVM_MAX_CPU_CLK
142*4882a593Smuzhiyun #define CONFIG_DA850_EVM_MAX_CPU_CLK	456000000
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun  * get_board_rev() - setup to pass kernel board revision information
147*4882a593Smuzhiyun  * Returns:
148*4882a593Smuzhiyun  * bit[0-3]	Maximum cpu clock rate supported by onboard SoC
149*4882a593Smuzhiyun  *		0000b - 300 MHz
150*4882a593Smuzhiyun  *		0001b - 372 MHz
151*4882a593Smuzhiyun  *		0010b - 408 MHz
152*4882a593Smuzhiyun  *		0011b - 456 MHz
153*4882a593Smuzhiyun  */
get_board_rev(void)154*4882a593Smuzhiyun u32 get_board_rev(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
board_early_init_f(void)159*4882a593Smuzhiyun int board_early_init_f(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	/*
162*4882a593Smuzhiyun 	 * Power on required peripherals
163*4882a593Smuzhiyun 	 * ARM does not have access by default to PSC0 and PSC1
164*4882a593Smuzhiyun 	 * assuming here that the DSP bootloader has set the IOPU
165*4882a593Smuzhiyun 	 * such that PSC access is available to ARM
166*4882a593Smuzhiyun 	 */
167*4882a593Smuzhiyun 	if (da8xx_configure_lpsc_items(lpsc, ARRAY_SIZE(lpsc)))
168*4882a593Smuzhiyun 		return 1;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
board_init(void)173*4882a593Smuzhiyun int board_init(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	irq_init();
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* arch number of the board */
178*4882a593Smuzhiyun 	gd->bd->bi_arch_number = MACH_TYPE_OMAPL138_LCDK;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* address of boot parameters */
181*4882a593Smuzhiyun 	gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* setup the SUSPSRC for ARM to control emulation suspend */
185*4882a593Smuzhiyun 	writel(readl(&davinci_syscfg_regs->suspsrc) &
186*4882a593Smuzhiyun 	       ~(DAVINCI_SYSCFG_SUSPSRC_EMAC | DAVINCI_SYSCFG_SUSPSRC_I2C |
187*4882a593Smuzhiyun 		 DAVINCI_SYSCFG_SUSPSRC_SPI1 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 |
188*4882a593Smuzhiyun 		 DAVINCI_SYSCFG_SUSPSRC_UART2),
189*4882a593Smuzhiyun 	       &davinci_syscfg_regs->suspsrc);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* configure pinmux settings */
192*4882a593Smuzhiyun 	if (davinci_configure_pin_mux_items(pinmuxes, ARRAY_SIZE(pinmuxes)))
193*4882a593Smuzhiyun 		return 1;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #ifdef CONFIG_NAND_DAVINCI
196*4882a593Smuzhiyun 	/*
197*4882a593Smuzhiyun 	 * NAND CS setup - cycle counts based on da850evm NAND timings in the
198*4882a593Smuzhiyun 	 * Linux kernel @ 25MHz EMIFA
199*4882a593Smuzhiyun 	 */
200*4882a593Smuzhiyun 	writel((DAVINCI_ABCR_WSETUP(15) |
201*4882a593Smuzhiyun 		DAVINCI_ABCR_WSTROBE(63) |
202*4882a593Smuzhiyun 		DAVINCI_ABCR_WHOLD(7) |
203*4882a593Smuzhiyun 		DAVINCI_ABCR_RSETUP(15) |
204*4882a593Smuzhiyun 		DAVINCI_ABCR_RSTROBE(63) |
205*4882a593Smuzhiyun 		DAVINCI_ABCR_RHOLD(7) |
206*4882a593Smuzhiyun 		DAVINCI_ABCR_TA(3) |
207*4882a593Smuzhiyun 		DAVINCI_ABCR_ASIZE_16BIT),
208*4882a593Smuzhiyun 	       &davinci_emif_regs->ab2cr); /* CS3 */
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #ifdef CONFIG_MMC_DAVINCI
213*4882a593Smuzhiyun 	if (davinci_configure_pin_mux(mmc0_pins, ARRAY_SIZE(mmc0_pins)) != 0)
214*4882a593Smuzhiyun 		return 1;
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_EMAC
218*4882a593Smuzhiyun 	if (davinci_configure_pin_mux(emac_pins, ARRAY_SIZE(emac_pins)) != 0)
219*4882a593Smuzhiyun 		return 1;
220*4882a593Smuzhiyun 	davinci_emac_mii_mode_sel(HAS_RMII);
221*4882a593Smuzhiyun #endif /* CONFIG_DRIVER_TI_EMAC */
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* enable the console UART */
224*4882a593Smuzhiyun 	writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
225*4882a593Smuzhiyun 		DAVINCI_UART_PWREMU_MGMT_UTRST),
226*4882a593Smuzhiyun 	       &davinci_uart2_ctrl_regs->pwremu_mgmt);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_EMAC
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun  * Initializes on-board ethernet controllers.
235*4882a593Smuzhiyun  */
board_eth_init(bd_t * bis)236*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	if (!davinci_emac_initialize()) {
239*4882a593Smuzhiyun 		printf("Error: Ethernet init failed!\n");
240*4882a593Smuzhiyun 		return -1;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #endif /* CONFIG_DRIVER_TI_EMAC */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define CFG_MAC_ADDR_SPI_BUS	0
249*4882a593Smuzhiyun #define CFG_MAC_ADDR_SPI_CS	0
250*4882a593Smuzhiyun #define CFG_MAC_ADDR_SPI_MAX_HZ	CONFIG_SF_DEFAULT_SPEED
251*4882a593Smuzhiyun #define CFG_MAC_ADDR_SPI_MODE	SPI_MODE_3
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define CFG_MAC_ADDR_OFFSET	(flash->size - SZ_64K)
254*4882a593Smuzhiyun 
get_mac_addr(u8 * addr)255*4882a593Smuzhiyun static int  get_mac_addr(u8 *addr)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	/* Need to find a way to get MAC ADDRESS */
258*4882a593Smuzhiyun 	return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
dsp_lpsc_on(unsigned domain,unsigned int id)261*4882a593Smuzhiyun void dsp_lpsc_on(unsigned domain, unsigned int id)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	dv_reg_p mdstat, mdctl, ptstat, ptcmd;
264*4882a593Smuzhiyun 	struct davinci_psc_regs *psc_regs;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	psc_regs = davinci_psc0_regs;
267*4882a593Smuzhiyun 	mdstat = &psc_regs->psc0.mdstat[id];
268*4882a593Smuzhiyun 	mdctl = &psc_regs->psc0.mdctl[id];
269*4882a593Smuzhiyun 	ptstat = &psc_regs->ptstat;
270*4882a593Smuzhiyun 	ptcmd = &psc_regs->ptcmd;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	while (*ptstat & (0x1 << domain))
273*4882a593Smuzhiyun 		;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if ((*mdstat & 0x1f) == 0x03)
276*4882a593Smuzhiyun 		return;                 /* Already on and enabled */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	*mdctl |= 0x03;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	*ptcmd = 0x1 << domain;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	while (*ptstat & (0x1 << domain))
283*4882a593Smuzhiyun 		;
284*4882a593Smuzhiyun 	while ((*mdstat & 0x1f) != 0x03)
285*4882a593Smuzhiyun 		;		/* Probably an overkill... */
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
dspwake(void)288*4882a593Smuzhiyun static void dspwake(void)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	unsigned *resetvect = (unsigned *)DAVINCI_L3CBARAM_BASE;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* if the device is ARM only, return */
293*4882a593Smuzhiyun 	if ((REG(CHIP_REV_ID_REG) & 0x3f) == 0x10)
294*4882a593Smuzhiyun 		return;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	if (!strcmp(env_get("dspwake"), "no"))
297*4882a593Smuzhiyun 		return;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	*resetvect++ = 0x1E000; /* DSP Idle */
300*4882a593Smuzhiyun 	/* clear out the next 10 words as NOP */
301*4882a593Smuzhiyun 	memset(resetvect, 0, sizeof(unsigned) * 10);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* setup the DSP reset vector */
304*4882a593Smuzhiyun 	REG(HOST1CFG) = DAVINCI_L3CBARAM_BASE;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	dsp_lpsc_on(1, DAVINCI_LPSC_GEM);
307*4882a593Smuzhiyun 	REG(PSC0_MDCTL + (15 * 4)) |= 0x100;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
311*4882a593Smuzhiyun /**
312*4882a593Smuzhiyun  * rmii_hw_init
313*4882a593Smuzhiyun  *
314*4882a593Smuzhiyun  */
rmii_hw_init(void)315*4882a593Smuzhiyun int rmii_hw_init(void)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun #endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
320*4882a593Smuzhiyun 
misc_init_r(void)321*4882a593Smuzhiyun int misc_init_r(void)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	uint8_t tmp[20], addr[10];
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (env_get("ethaddr") == NULL) {
327*4882a593Smuzhiyun 		/* Read Ethernet MAC address from EEPROM */
328*4882a593Smuzhiyun 		if (dvevm_read_mac_address(addr)) {
329*4882a593Smuzhiyun 			/* Set Ethernet MAC address from EEPROM */
330*4882a593Smuzhiyun 			davinci_sync_env_enetaddr(addr);
331*4882a593Smuzhiyun 		} else {
332*4882a593Smuzhiyun 			get_mac_addr(addr);
333*4882a593Smuzhiyun 		}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		if (!is_multicast_ethaddr(addr) && !is_zero_ethaddr(addr)) {
336*4882a593Smuzhiyun 			sprintf((char *)tmp, "%02x:%02x:%02x:%02x:%02x:%02x",
337*4882a593Smuzhiyun 				addr[0], addr[1], addr[2], addr[3], addr[4],
338*4882a593Smuzhiyun 				addr[5]);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 			env_set("ethaddr", (char *)tmp);
341*4882a593Smuzhiyun 		} else {
342*4882a593Smuzhiyun 			printf("Invalid MAC address read.\n");
343*4882a593Smuzhiyun 		}
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
347*4882a593Smuzhiyun 	/* Select RMII fucntion through the expander */
348*4882a593Smuzhiyun 	if (rmii_hw_init())
349*4882a593Smuzhiyun 		printf("RMII hardware init failed!!!\n");
350*4882a593Smuzhiyun #endif
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	dspwake();
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #ifdef CONFIG_MMC_DAVINCI
358*4882a593Smuzhiyun static struct davinci_mmc mmc_sd0 = {
359*4882a593Smuzhiyun 	.reg_base = (struct davinci_mmc_regs *)DAVINCI_MMC_SD0_BASE,
360*4882a593Smuzhiyun 	.host_caps = MMC_MODE_4BIT,     /* DA850 supports only 4-bit SD/MMC */
361*4882a593Smuzhiyun 	.voltages = MMC_VDD_32_33 | MMC_VDD_33_34,
362*4882a593Smuzhiyun 	.version = MMC_CTLR_VERSION_2,
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)365*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	mmc_sd0.input_clk = clk_get(DAVINCI_MMCSD_CLKID);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Add slot-0 to mmc subsystem */
370*4882a593Smuzhiyun 	return davinci_mmc_init(bis, &mmc_sd0);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun #endif
373