1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Compulab, Ltd.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <miiphy.h>
10*4882a593Smuzhiyun #include <cpsw.h>
11*4882a593Smuzhiyun #include <asm/gpio.h>
12*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
13*4882a593Smuzhiyun #include <asm/emif.h>
14*4882a593Smuzhiyun #include <power/pmic.h>
15*4882a593Smuzhiyun #include <power/tps65218.h>
16*4882a593Smuzhiyun #include "board.h"
17*4882a593Smuzhiyun #include <usb.h>
18*4882a593Smuzhiyun #include <asm/omap_common.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* setup board specific PMIC */
power_init_board(void)25*4882a593Smuzhiyun int power_init_board(void)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun struct pmic *p;
28*4882a593Smuzhiyun uchar tps_status = 0;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun power_tps65218_init(I2C_PMIC);
31*4882a593Smuzhiyun p = pmic_get("TPS65218_PMIC");
32*4882a593Smuzhiyun if (p && !pmic_probe(p)) {
33*4882a593Smuzhiyun puts("PMIC: TPS65218\n");
34*4882a593Smuzhiyun /* We don't care if fseal is locked, but we do need it set */
35*4882a593Smuzhiyun tps65218_lock_fseal();
36*4882a593Smuzhiyun tps65218_reg_read(TPS65218_STATUS, &tps_status);
37*4882a593Smuzhiyun if (!(tps_status & TPS65218_FSEAL))
38*4882a593Smuzhiyun printf("WARNING: RTC not backed by battery!\n");
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun return 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
board_init(void)44*4882a593Smuzhiyun int board_init(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
47*4882a593Smuzhiyun gpmc_init();
48*4882a593Smuzhiyun set_i2c_pin_mux();
49*4882a593Smuzhiyun i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
50*4882a593Smuzhiyun i2c_probe(TPS65218_CHIP_PM);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
board_usb_init(int index,enum usb_init_type init)55*4882a593Smuzhiyun int board_usb_init(int index, enum usb_init_type init)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun enable_usb_clocks(index);
58*4882a593Smuzhiyun return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
board_usb_cleanup(int index,enum usb_init_type init)61*4882a593Smuzhiyun int board_usb_cleanup(int index, enum usb_init_type init)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun disable_usb_clocks(index);
64*4882a593Smuzhiyun return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_CPSW
68*4882a593Smuzhiyun
cpsw_control(int enabled)69*4882a593Smuzhiyun static void cpsw_control(int enabled)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun return;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static struct cpsw_slave_data cpsw_slaves[] = {
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun .slave_reg_ofs = 0x208,
77*4882a593Smuzhiyun .sliver_reg_ofs = 0xd80,
78*4882a593Smuzhiyun .phy_addr = 0,
79*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_RGMII,
80*4882a593Smuzhiyun },
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun .slave_reg_ofs = 0x308,
83*4882a593Smuzhiyun .sliver_reg_ofs = 0xdc0,
84*4882a593Smuzhiyun .phy_addr = 1,
85*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_RGMII,
86*4882a593Smuzhiyun },
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static struct cpsw_platform_data cpsw_data = {
90*4882a593Smuzhiyun .mdio_base = CPSW_MDIO_BASE,
91*4882a593Smuzhiyun .cpsw_base = CPSW_BASE,
92*4882a593Smuzhiyun .mdio_div = 0xff,
93*4882a593Smuzhiyun .channels = 8,
94*4882a593Smuzhiyun .cpdma_reg_ofs = 0x800,
95*4882a593Smuzhiyun .slaves = 2,
96*4882a593Smuzhiyun .slave_data = cpsw_slaves,
97*4882a593Smuzhiyun .ale_reg_ofs = 0xd00,
98*4882a593Smuzhiyun .ale_entries = 1024,
99*4882a593Smuzhiyun .host_port_reg_ofs = 0x108,
100*4882a593Smuzhiyun .hw_stats_reg_ofs = 0x900,
101*4882a593Smuzhiyun .bd_ram_ofs = 0x2000,
102*4882a593Smuzhiyun .mac_control = (1 << 5),
103*4882a593Smuzhiyun .control = cpsw_control,
104*4882a593Smuzhiyun .host_port_num = 0,
105*4882a593Smuzhiyun .version = CPSW_CTRL_VERSION_2,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define GPIO_PHY1_RST 170
109*4882a593Smuzhiyun #define GPIO_PHY2_RST 168
110*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)111*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun unsigned short val;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* introduce tx clock delay */
116*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
117*4882a593Smuzhiyun val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
118*4882a593Smuzhiyun val |= 0x0100;
119*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (phydev->drv->config)
122*4882a593Smuzhiyun return phydev->drv->config(phydev);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
board_phy_init(void)127*4882a593Smuzhiyun static void board_phy_init(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun set_mdio_pin_mux();
130*4882a593Smuzhiyun writel(0x40003, 0x44e10a74); /* Mux pin as clkout2 */
131*4882a593Smuzhiyun writel(0x10006, 0x44df4108); /* Select EXTDEV as clock source */
132*4882a593Smuzhiyun writel(0x4, 0x44df2e60); /* Set EXTDEV as MNbypass */
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* For revision A */
135*4882a593Smuzhiyun writel(0x2000009, 0x44df2e6c);
136*4882a593Smuzhiyun writel(0x38a, 0x44df2e70);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun mdelay(10);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun gpio_request(GPIO_PHY1_RST, "phy1_rst");
141*4882a593Smuzhiyun gpio_request(GPIO_PHY2_RST, "phy2_rst");
142*4882a593Smuzhiyun gpio_direction_output(GPIO_PHY1_RST, 0);
143*4882a593Smuzhiyun gpio_direction_output(GPIO_PHY2_RST, 0);
144*4882a593Smuzhiyun mdelay(2);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun gpio_set_value(GPIO_PHY1_RST, 1);
147*4882a593Smuzhiyun gpio_set_value(GPIO_PHY2_RST, 1);
148*4882a593Smuzhiyun mdelay(2);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
board_eth_init(bd_t * bis)151*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun int rv;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun set_rgmii_pin_mux();
156*4882a593Smuzhiyun writel(RGMII_MODE_ENABLE | RGMII_INT_DELAY, &cdev->miisel);
157*4882a593Smuzhiyun board_phy_init();
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun rv = cpsw_register(&cpsw_data);
160*4882a593Smuzhiyun if (rv < 0)
161*4882a593Smuzhiyun printf("Error %d registering CPSW switch\n", rv);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return rv;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun #endif
166